xref: /openbmc/linux/arch/arm/mach-omap2/sleep34xx.S (revision 46f557cb)
18bd22949SKevin Hilman/*
28bd22949SKevin Hilman * (C) Copyright 2007
38bd22949SKevin Hilman * Texas Instruments
48bd22949SKevin Hilman * Karthik Dasu <karthik-dp@ti.com>
58bd22949SKevin Hilman *
68bd22949SKevin Hilman * (C) Copyright 2004
78bd22949SKevin Hilman * Texas Instruments, <www.ti.com>
88bd22949SKevin Hilman * Richard Woodruff <r-woodruff2@ti.com>
98bd22949SKevin Hilman *
108bd22949SKevin Hilman * This program is free software; you can redistribute it and/or
118bd22949SKevin Hilman * modify it under the terms of the GNU General Public License as
128bd22949SKevin Hilman * published by the Free Software Foundation; either version 2 of
138bd22949SKevin Hilman * the License, or (at your option) any later version.
148bd22949SKevin Hilman *
158bd22949SKevin Hilman * This program is distributed in the hope that it will be useful,
168bd22949SKevin Hilman * but WITHOUT ANY WARRANTY; without even the implied warranty of
178bd22949SKevin Hilman * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE.  See the
188bd22949SKevin Hilman * GNU General Public License for more details.
198bd22949SKevin Hilman *
208bd22949SKevin Hilman * You should have received a copy of the GNU General Public License
218bd22949SKevin Hilman * along with this program; if not, write to the Free Software
228bd22949SKevin Hilman * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
238bd22949SKevin Hilman * MA 02111-1307 USA
248bd22949SKevin Hilman */
258bd22949SKevin Hilman#include <linux/linkage.h>
268bd22949SKevin Hilman#include <asm/assembler.h>
27b4b36fd9SJean Pihet#include <plat/sram.h>
288bd22949SKevin Hilman#include <mach/io.h>
298bd22949SKevin Hilman
3059fb659bSPaul Walmsley#include "cm2xxx_3xxx.h"
3159fb659bSPaul Walmsley#include "prm2xxx_3xxx.h"
328bd22949SKevin Hilman#include "sdrc.h"
334814ced5SPaul Walmsley#include "control.h"
348bd22949SKevin Hilman
35fe360e1cSJean Pihet/*
36fe360e1cSJean Pihet * Registers access definitions
37fe360e1cSJean Pihet */
38fe360e1cSJean Pihet#define SDRC_SCRATCHPAD_SEM_OFFS	0xc
39fe360e1cSJean Pihet#define SDRC_SCRATCHPAD_SEM_V	OMAP343X_SCRATCHPAD_REGADDR\
40fe360e1cSJean Pihet					(SDRC_SCRATCHPAD_SEM_OFFS)
41fe360e1cSJean Pihet#define PM_PREPWSTST_CORE_P	OMAP3430_PRM_BASE + CORE_MOD +\
42fe360e1cSJean Pihet					OMAP3430_PM_PREPWSTST
4337903009SAbhijit Pagare#define PM_PWSTCTRL_MPU_P	OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
4489139dceSPeter 'p2' De Schrijver#define CM_IDLEST1_CORE_V	OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
459d93b8a2SPeter 'p2' De Schrijver#define CM_IDLEST_CKGEN_V	OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
46fe360e1cSJean Pihet#define SRAM_BASE_P		OMAP3_SRAM_PA
47fe360e1cSJean Pihet#define CONTROL_STAT		OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS
48fe360e1cSJean Pihet#define CONTROL_MEM_RTA_CTRL	(OMAP343X_CTRL_BASE +\
49fe360e1cSJean Pihet					OMAP36XX_CONTROL_MEM_RTA_CTRL)
50fe360e1cSJean Pihet
51fe360e1cSJean Pihet/* Move this as correct place is available */
52fe360e1cSJean Pihet#define SCRATCHPAD_MEM_OFFS	0x310
53fe360e1cSJean Pihet#define SCRATCHPAD_BASE_P	(OMAP343X_CTRL_BASE +\
54fe360e1cSJean Pihet					OMAP343X_CONTROL_MEM_WKUP +\
55fe360e1cSJean Pihet					SCRATCHPAD_MEM_OFFS)
568bd22949SKevin Hilman#define SDRC_POWER_V		OMAP34XX_SDRC_REGADDR(SDRC_POWER)
570795a75aSTero Kristo#define SDRC_SYSCONFIG_P	(OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
580795a75aSTero Kristo#define SDRC_MR_0_P		(OMAP343X_SDRC_BASE + SDRC_MR_0)
590795a75aSTero Kristo#define SDRC_EMR2_0_P		(OMAP343X_SDRC_BASE + SDRC_EMR2_0)
600795a75aSTero Kristo#define SDRC_MANUAL_0_P		(OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
610795a75aSTero Kristo#define SDRC_MR_1_P		(OMAP343X_SDRC_BASE + SDRC_MR_1)
620795a75aSTero Kristo#define SDRC_EMR2_1_P		(OMAP343X_SDRC_BASE + SDRC_EMR2_1)
630795a75aSTero Kristo#define SDRC_MANUAL_1_P		(OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
6489139dceSPeter 'p2' De Schrijver#define SDRC_DLLA_STATUS_V	OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
6589139dceSPeter 'p2' De Schrijver#define SDRC_DLLA_CTRL_V	OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
668bd22949SKevin Hilman
67dd313947SDave Martin/*
68dd313947SDave Martin * This file needs be built unconditionally as ARM to interoperate correctly
69dd313947SDave Martin * with non-Thumb-2-capable firmware.
70dd313947SDave Martin */
71dd313947SDave Martin	.arm
72a89b6f00SRajendra Nayak
73d3cdfd2aSJean Pihet/*
74d3cdfd2aSJean Pihet * API functions
75d3cdfd2aSJean Pihet */
76a89b6f00SRajendra Nayak
77f7dfe3d8SJean Pihet/*
78f7dfe3d8SJean Pihet * The "get_*restore_pointer" functions are used to provide a
79f7dfe3d8SJean Pihet * physical restore address where the ROM code jumps while waking
80f7dfe3d8SJean Pihet * up from MPU OFF/OSWR state.
81f7dfe3d8SJean Pihet * The restore pointer is stored into the scratchpad.
82f7dfe3d8SJean Pihet */
83f7dfe3d8SJean Pihet
84a89b6f00SRajendra Nayak	.text
858bd22949SKevin Hilman/* Function call to get the restore pointer for resume from OFF */
868bd22949SKevin HilmanENTRY(get_restore_pointer)
878bd22949SKevin Hilman	stmfd	sp!, {lr}	@ save registers on stack
888bd22949SKevin Hilman	adr	r0, restore
898bd22949SKevin Hilman	ldmfd	sp!, {pc}	@ restore regs and return
90dd313947SDave MartinENDPROC(get_restore_pointer)
91dd313947SDave Martin	.align
928bd22949SKevin HilmanENTRY(get_restore_pointer_sz)
930795a75aSTero Kristo	.word	. - get_restore_pointer
941e81bc01SJean Pihet
95458e999eSNishanth Menon	.text
96458e999eSNishanth Menon/* Function call to get the restore pointer for 3630 resume from OFF */
97458e999eSNishanth MenonENTRY(get_omap3630_restore_pointer)
98458e999eSNishanth Menon	stmfd	sp!, {lr}	@ save registers on stack
99458e999eSNishanth Menon	adr	r0, restore_3630
100458e999eSNishanth Menon	ldmfd	sp!, {pc}	@ restore regs and return
101dd313947SDave MartinENDPROC(get_omap3630_restore_pointer)
102dd313947SDave Martin	.align
103458e999eSNishanth MenonENTRY(get_omap3630_restore_pointer_sz)
104458e999eSNishanth Menon	.word	. - get_omap3630_restore_pointer
1050795a75aSTero Kristo
1060795a75aSTero Kristo	.text
1071e81bc01SJean Pihet/* Function call to get the restore pointer for ES3 to resume from OFF */
1081e81bc01SJean PihetENTRY(get_es3_restore_pointer)
1091e81bc01SJean Pihet	stmfd	sp!, {lr}	@ save registers on stack
1101e81bc01SJean Pihet	adr	r0, restore_es3
1111e81bc01SJean Pihet	ldmfd	sp!, {pc}	@ restore regs and return
112dd313947SDave MartinENDPROC(get_es3_restore_pointer)
113dd313947SDave Martin	.align
1141e81bc01SJean PihetENTRY(get_es3_restore_pointer_sz)
1151e81bc01SJean Pihet	.word	. - get_es3_restore_pointer
1161e81bc01SJean Pihet
1171e81bc01SJean Pihet	.text
118c4236d2eSPeter 'p2' De Schrijver/*
119c4236d2eSPeter 'p2' De Schrijver * L2 cache needs to be toggled for stable OFF mode functionality on 3630.
1201e81bc01SJean Pihet * This function sets up a flag that will allow for this toggling to take
121f7dfe3d8SJean Pihet * place on 3630. Hopefully some version in the future may not need this.
122c4236d2eSPeter 'p2' De Schrijver */
123c4236d2eSPeter 'p2' De SchrijverENTRY(enable_omap3630_toggle_l2_on_restore)
124c4236d2eSPeter 'p2' De Schrijver	stmfd	sp!, {lr}	@ save registers on stack
125c4236d2eSPeter 'p2' De Schrijver	/* Setup so that we will disable and enable l2 */
126c4236d2eSPeter 'p2' De Schrijver	mov	r1, #0x1
127dd313947SDave Martin	adrl	r2, l2dis_3630	@ may be too distant for plain adr
128dd313947SDave Martin	str	r1, [r2]
129c4236d2eSPeter 'p2' De Schrijver	ldmfd	sp!, {pc}	@ restore regs and return
130dd313947SDave MartinENDPROC(enable_omap3630_toggle_l2_on_restore)
131c4236d2eSPeter 'p2' De Schrijver
132bb1c9034SJean Pihet	.text
13327d59a4aSTero Kristo/* Function to call rom code to save secure ram context */
13427d59a4aSTero KristoENTRY(save_secure_ram_context)
13527d59a4aSTero Kristo	stmfd	sp!, {r1-r12, lr}	@ save registers on stack
13627d59a4aSTero Kristo	adr	r3, api_params		@ r3 points to parameters
13727d59a4aSTero Kristo	str	r0, [r3,#0x4]		@ r0 has sdram address
13827d59a4aSTero Kristo	ldr	r12, high_mask
13927d59a4aSTero Kristo	and	r3, r3, r12
14027d59a4aSTero Kristo	ldr	r12, sram_phy_addr_mask
14127d59a4aSTero Kristo	orr	r3, r3, r12
14227d59a4aSTero Kristo	mov	r0, #25			@ set service ID for PPA
14327d59a4aSTero Kristo	mov	r12, r0			@ copy secure service ID in r12
14427d59a4aSTero Kristo	mov	r1, #0			@ set task id for ROM code in r1
145ba50ea7eSKalle Jokiniemi	mov	r2, #4			@ set some flags in r2, r6
14627d59a4aSTero Kristo	mov	r6, #0xff
1474444d712SSantosh Shilimkar	dsb				@ data write barrier
1484444d712SSantosh Shilimkar	dmb				@ data memory barrier
14976d50018SDave Martin	smc	#1			@ call SMI monitor (smi #1)
15027d59a4aSTero Kristo	nop
15127d59a4aSTero Kristo	nop
15227d59a4aSTero Kristo	nop
15327d59a4aSTero Kristo	nop
15427d59a4aSTero Kristo	ldmfd	sp!, {r1-r12, pc}
155dd313947SDave Martin	.align
15627d59a4aSTero Kristosram_phy_addr_mask:
15727d59a4aSTero Kristo	.word	SRAM_BASE_P
15827d59a4aSTero Kristohigh_mask:
15927d59a4aSTero Kristo	.word	0xffff
16027d59a4aSTero Kristoapi_params:
16127d59a4aSTero Kristo	.word	0x4, 0x0, 0x0, 0x1, 0x1
162dd313947SDave MartinENDPROC(save_secure_ram_context)
16327d59a4aSTero KristoENTRY(save_secure_ram_context_sz)
16427d59a4aSTero Kristo	.word	. - save_secure_ram_context
16527d59a4aSTero Kristo
1668bd22949SKevin Hilman/*
167f7dfe3d8SJean Pihet * ======================
168f7dfe3d8SJean Pihet * == Idle entry point ==
169f7dfe3d8SJean Pihet * ======================
170f7dfe3d8SJean Pihet */
171f7dfe3d8SJean Pihet
172f7dfe3d8SJean Pihet/*
1738bd22949SKevin Hilman * Forces OMAP into idle state
1748bd22949SKevin Hilman *
175f7dfe3d8SJean Pihet * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed
176f7dfe3d8SJean Pihet * and executes the WFI instruction. Calling WFI effectively changes the
177f7dfe3d8SJean Pihet * power domains states to the desired target power states.
1788bd22949SKevin Hilman *
179f7dfe3d8SJean Pihet *
180f7dfe3d8SJean Pihet * Notes:
181bb1c9034SJean Pihet * - this code gets copied to internal SRAM at boot and after wake-up
182bb1c9034SJean Pihet *   from OFF mode. The execution pointer in SRAM is _omap_sram_idle.
183f7dfe3d8SJean Pihet * - when the OMAP wakes up it continues at different execution points
184f7dfe3d8SJean Pihet *   depending on the low power mode (non-OFF vs OFF modes),
185f7dfe3d8SJean Pihet *   cf. 'Resume path for xxx mode' comments.
1868bd22949SKevin Hilman */
1878bd22949SKevin HilmanENTRY(omap34xx_cpu_suspend)
1888bd22949SKevin Hilman	stmfd	sp!, {r0-r12, lr}	@ save registers on stack
189d3cdfd2aSJean Pihet
190f7dfe3d8SJean Pihet	/*
191c9749a35SSantosh Shilimkar	 * r0 contains CPU context save/restore pointer in sdram
192f7dfe3d8SJean Pihet	 * r1 contains information about saving context:
193f7dfe3d8SJean Pihet	 *   0 - No context lost
194f7dfe3d8SJean Pihet	 *   1 - Only L1 and logic lost
195c9749a35SSantosh Shilimkar	 *   2 - Only L2 lost (Even L1 is retained we clean it along with L2)
196c9749a35SSantosh Shilimkar	 *   3 - Both L1 and L2 lost and logic lost
197f7dfe3d8SJean Pihet	 */
198f7dfe3d8SJean Pihet
199f7dfe3d8SJean Pihet	/* Directly jump to WFI is the context save is not required */
200f7dfe3d8SJean Pihet	cmp	r1, #0x0
201f7dfe3d8SJean Pihet	beq	omap3_do_wfi
202f7dfe3d8SJean Pihet
203f7dfe3d8SJean Pihet	/* Otherwise fall through to the save context code */
204f7dfe3d8SJean Pihetsave_context_wfi:
205f7dfe3d8SJean Pihet	mov	r8, r0			@ Store SDRAM address in r8
206f7dfe3d8SJean Pihet	mrc	p15, 0, r5, c1, c0, 1	@ Read Auxiliary Control Register
207f7dfe3d8SJean Pihet	mov	r4, #0x1		@ Number of parameters for restore call
208f7dfe3d8SJean Pihet	stmia	r8!, {r4-r5}		@ Push parameters for restore call
209f7dfe3d8SJean Pihet	mrc	p15, 1, r5, c9, c0, 2	@ Read L2 AUX ctrl register
210f7dfe3d8SJean Pihet	stmia	r8!, {r4-r5}		@ Push parameters for restore call
211f7dfe3d8SJean Pihet
212f7dfe3d8SJean Pihet        /* Check what that target sleep state is from r1 */
213f7dfe3d8SJean Pihet	cmp	r1, #0x2		@ Only L2 lost, no need to save context
214f7dfe3d8SJean Pihet	beq	clean_caches
215f7dfe3d8SJean Pihet
216f7dfe3d8SJean Pihetl1_logic_lost:
21746f557cbSSantosh Shilimkar	mov	r4, sp			@ Store sp
21846f557cbSSantosh Shilimkar	mrs	r5, spsr		@ Store spsr
21946f557cbSSantosh Shilimkar	mov	r6, lr			@ Store lr
220f7dfe3d8SJean Pihet	stmia	r8!, {r4-r6}
221f7dfe3d8SJean Pihet
22246f557cbSSantosh Shilimkar	mrc	p15, 0, r4, c1, c0, 2	@ Coprocessor access control register
22346f557cbSSantosh Shilimkar	mrc	p15, 0, r5, c2, c0, 0	@ TTBR0
22446f557cbSSantosh Shilimkar	mrc	p15, 0, r6, c2, c0, 1	@ TTBR1
22546f557cbSSantosh Shilimkar	mrc	p15, 0, r7, c2, c0, 2	@ TTBCR
22646f557cbSSantosh Shilimkar	stmia	r8!, {r4-r7}
227f7dfe3d8SJean Pihet
22846f557cbSSantosh Shilimkar	mrc	p15, 0, r4, c3, c0, 0	@ Domain access Control Register
22946f557cbSSantosh Shilimkar	mrc	p15, 0, r5, c10, c2, 0	@ PRRR
23046f557cbSSantosh Shilimkar	mrc	p15, 0, r6, c10, c2, 1	@ NMRR
23146f557cbSSantosh Shilimkar	stmia	r8!,{r4-r6}
23246f557cbSSantosh Shilimkar
23346f557cbSSantosh Shilimkar	mrc	p15, 0, r4, c13, c0, 1	@ Context ID
23446f557cbSSantosh Shilimkar	mrc	p15, 0, r5, c13, c0, 2	@ User r/w thread and process ID
23546f557cbSSantosh Shilimkar	mrc	p15, 0, r6, c12, c0, 0	@ Secure or NS vector base address
23646f557cbSSantosh Shilimkar	mrs	r7, cpsr		@ Store current cpsr
23746f557cbSSantosh Shilimkar	stmia	r8!, {r4-r7}
23846f557cbSSantosh Shilimkar
23946f557cbSSantosh Shilimkar	mrc	p15, 0, r4, c1, c0, 0	@ save control register
240f7dfe3d8SJean Pihet	stmia	r8!, {r4}
241f7dfe3d8SJean Pihet
242f7dfe3d8SJean Pihetclean_caches:
243f7dfe3d8SJean Pihet	/*
244f7dfe3d8SJean Pihet	 * jump out to kernel flush routine
245f7dfe3d8SJean Pihet	 *  - reuse that code is better
246f7dfe3d8SJean Pihet	 *  - it executes in a cached space so is faster than refetch per-block
247f7dfe3d8SJean Pihet	 *  - should be faster and will change with kernel
248f7dfe3d8SJean Pihet	 *  - 'might' have to copy address, load and jump to it
249f7dfe3d8SJean Pihet	 */
250f7dfe3d8SJean Pihet	ldr	r1, kernel_flush
251dd313947SDave Martin	blx	r1
252dd313947SDave Martin	/*
253dd313947SDave Martin	 * The kernel doesn't interwork: v7_flush_dcache_all in particluar will
254dd313947SDave Martin	 * always return in Thumb state when CONFIG_THUMB2_KERNEL is enabled.
255dd313947SDave Martin	 * This sequence switches back to ARM.  Note that .align may insert a
256dd313947SDave Martin	 * nop: bx pc needs to be word-aligned in order to work.
257dd313947SDave Martin	 */
258dd313947SDave Martin THUMB(	.thumb		)
259dd313947SDave Martin THUMB(	.align		)
260dd313947SDave Martin THUMB(	bx	pc	)
261dd313947SDave Martin THUMB(	nop		)
262dd313947SDave Martin	.arm
263f7dfe3d8SJean Pihet
264f7dfe3d8SJean Pihetomap3_do_wfi:
2658bd22949SKevin Hilman	ldr	r4, sdrc_power		@ read the SDRC_POWER register
2668bd22949SKevin Hilman	ldr	r5, [r4]		@ read the contents of SDRC_POWER
2678bd22949SKevin Hilman	orr	r5, r5, #0x40		@ enable self refresh on idle req
2688bd22949SKevin Hilman	str	r5, [r4]		@ write back to SDRC_POWER register
2698bd22949SKevin Hilman
2708bd22949SKevin Hilman	/* Data memory barrier and Data sync barrier */
2714444d712SSantosh Shilimkar	dsb
2724444d712SSantosh Shilimkar	dmb
2738bd22949SKevin Hilman
274f7dfe3d8SJean Pihet/*
275f7dfe3d8SJean Pihet * ===================================
276f7dfe3d8SJean Pihet * == WFI instruction => Enter idle ==
277f7dfe3d8SJean Pihet * ===================================
278f7dfe3d8SJean Pihet */
2798bd22949SKevin Hilman	wfi				@ wait for interrupt
2808bd22949SKevin Hilman
281f7dfe3d8SJean Pihet/*
282f7dfe3d8SJean Pihet * ===================================
283f7dfe3d8SJean Pihet * == Resume path for non-OFF modes ==
284f7dfe3d8SJean Pihet * ===================================
285f7dfe3d8SJean Pihet */
2868bd22949SKevin Hilman	nop
2878bd22949SKevin Hilman	nop
2888bd22949SKevin Hilman	nop
2898bd22949SKevin Hilman	nop
2908bd22949SKevin Hilman	nop
2918bd22949SKevin Hilman	nop
2928bd22949SKevin Hilman	nop
2938bd22949SKevin Hilman	nop
2948bd22949SKevin Hilman	nop
2958bd22949SKevin Hilman	nop
29689139dceSPeter 'p2' De Schrijver	bl wait_sdrc_ok
2978bd22949SKevin Hilman
298f7dfe3d8SJean Pihet/*
299f7dfe3d8SJean Pihet * ===================================
300f7dfe3d8SJean Pihet * == Exit point from non-OFF modes ==
301f7dfe3d8SJean Pihet * ===================================
302f7dfe3d8SJean Pihet */
3038bd22949SKevin Hilman	ldmfd	sp!, {r0-r12, pc}	@ restore regs and return
304f7dfe3d8SJean Pihet
305f7dfe3d8SJean Pihet
306f7dfe3d8SJean Pihet/*
307f7dfe3d8SJean Pihet * ==============================
308f7dfe3d8SJean Pihet * == Resume path for OFF mode ==
309f7dfe3d8SJean Pihet * ==============================
310f7dfe3d8SJean Pihet */
311f7dfe3d8SJean Pihet
312f7dfe3d8SJean Pihet/*
313f7dfe3d8SJean Pihet * The restore_* functions are called by the ROM code
314f7dfe3d8SJean Pihet *  when back from WFI in OFF mode.
315f7dfe3d8SJean Pihet * Cf. the get_*restore_pointer functions.
316f7dfe3d8SJean Pihet *
317f7dfe3d8SJean Pihet *  restore_es3: applies to 34xx >= ES3.0
318f7dfe3d8SJean Pihet *  restore_3630: applies to 36xx
319f7dfe3d8SJean Pihet *  restore: common code for 3xxx
320f7dfe3d8SJean Pihet */
3210795a75aSTero Kristorestore_es3:
3220795a75aSTero Kristo	ldr	r5, pm_prepwstst_core_p
3230795a75aSTero Kristo	ldr	r4, [r5]
3240795a75aSTero Kristo	and	r4, r4, #0x3
3250795a75aSTero Kristo	cmp	r4, #0x0	@ Check if previous power state of CORE is OFF
3260795a75aSTero Kristo	bne	restore
3270795a75aSTero Kristo	adr	r0, es3_sdrc_fix
3280795a75aSTero Kristo	ldr	r1, sram_base
3290795a75aSTero Kristo	ldr	r2, es3_sdrc_fix_sz
3300795a75aSTero Kristo	mov	r2, r2, ror #2
3310795a75aSTero Kristocopy_to_sram:
3320795a75aSTero Kristo	ldmia	r0!, {r3}	@ val = *src
3330795a75aSTero Kristo	stmia	r1!, {r3}	@ *dst = val
3340795a75aSTero Kristo	subs	r2, r2, #0x1	@ num_words--
3350795a75aSTero Kristo	bne	copy_to_sram
3360795a75aSTero Kristo	ldr	r1, sram_base
3370795a75aSTero Kristo	blx	r1
338458e999eSNishanth Menon	b	restore
339458e999eSNishanth Menon
340458e999eSNishanth Menonrestore_3630:
341458e999eSNishanth Menon	ldr	r1, pm_prepwstst_core_p
342458e999eSNishanth Menon	ldr	r2, [r1]
343458e999eSNishanth Menon	and	r2, r2, #0x3
344458e999eSNishanth Menon	cmp	r2, #0x0	@ Check if previous power state of CORE is OFF
345458e999eSNishanth Menon	bne	restore
346458e999eSNishanth Menon	/* Disable RTA before giving control */
347458e999eSNishanth Menon	ldr	r1, control_mem_rta
348458e999eSNishanth Menon	mov	r2, #OMAP36XX_RTA_DISABLE
349458e999eSNishanth Menon	str	r2, [r1]
350f7dfe3d8SJean Pihet
351f7dfe3d8SJean Pihet	/* Fall through to common code for the remaining logic */
352f7dfe3d8SJean Pihet
3538bd22949SKevin Hilmanrestore:
354f7dfe3d8SJean Pihet	/*
355f7dfe3d8SJean Pihet	 * Check what was the reason for mpu reset and store the reason in r9:
356f7dfe3d8SJean Pihet	 *  0 - No context lost
357f7dfe3d8SJean Pihet	 *  1 - Only L1 and logic lost
358f7dfe3d8SJean Pihet	 *  2 - Only L2 lost - In this case, we wont be here
359f7dfe3d8SJean Pihet	 *  3 - Both L1 and L2 lost
360f7dfe3d8SJean Pihet	 */
3618bd22949SKevin Hilman	ldr	r1, pm_pwstctrl_mpu
3628bd22949SKevin Hilman	ldr	r2, [r1]
3638bd22949SKevin Hilman	and	r2, r2, #0x3
3648bd22949SKevin Hilman	cmp	r2, #0x0	@ Check if target power state was OFF or RET
3658bd22949SKevin Hilman	moveq	r9, #0x3	@ MPU OFF => L1 and L2 lost
3668bd22949SKevin Hilman	movne	r9, #0x1	@ Only L1 and L2 lost => avoid L2 invalidation
3678bd22949SKevin Hilman	bne	logic_l1_restore
368c4236d2eSPeter 'p2' De Schrijver
369c4236d2eSPeter 'p2' De Schrijver	ldr	r0, l2dis_3630
370c4236d2eSPeter 'p2' De Schrijver	cmp	r0, #0x1	@ should we disable L2 on 3630?
371c4236d2eSPeter 'p2' De Schrijver	bne	skipl2dis
372c4236d2eSPeter 'p2' De Schrijver	mrc	p15, 0, r0, c1, c0, 1
373c4236d2eSPeter 'p2' De Schrijver	bic	r0, r0, #2	@ disable L2 cache
374c4236d2eSPeter 'p2' De Schrijver	mcr	p15, 0, r0, c1, c0, 1
375c4236d2eSPeter 'p2' De Schrijverskipl2dis:
37627d59a4aSTero Kristo	ldr	r0, control_stat
37727d59a4aSTero Kristo	ldr	r1, [r0]
37827d59a4aSTero Kristo	and	r1, #0x700
37927d59a4aSTero Kristo	cmp	r1, #0x300
38027d59a4aSTero Kristo	beq	l2_inv_gp
38127d59a4aSTero Kristo	mov	r0, #40			@ set service ID for PPA
38227d59a4aSTero Kristo	mov	r12, r0			@ copy secure Service ID in r12
38327d59a4aSTero Kristo	mov	r1, #0			@ set task id for ROM code in r1
38427d59a4aSTero Kristo	mov	r2, #4			@ set some flags in r2, r6
38527d59a4aSTero Kristo	mov	r6, #0xff
38627d59a4aSTero Kristo	adr	r3, l2_inv_api_params	@ r3 points to dummy parameters
3874444d712SSantosh Shilimkar	dsb				@ data write barrier
3884444d712SSantosh Shilimkar	dmb				@ data memory barrier
38976d50018SDave Martin	smc	#1			@ call SMI monitor (smi #1)
39027d59a4aSTero Kristo	/* Write to Aux control register to set some bits */
39127d59a4aSTero Kristo	mov	r0, #42			@ set service ID for PPA
39227d59a4aSTero Kristo	mov	r12, r0			@ copy secure Service ID in r12
39327d59a4aSTero Kristo	mov	r1, #0			@ set task id for ROM code in r1
39427d59a4aSTero Kristo	mov	r2, #4			@ set some flags in r2, r6
39527d59a4aSTero Kristo	mov	r6, #0xff
396a087cad9STero Kristo	ldr	r4, scratchpad_base
397a087cad9STero Kristo	ldr	r3, [r4, #0xBC]		@ r3 points to parameters
3984444d712SSantosh Shilimkar	dsb				@ data write barrier
3994444d712SSantosh Shilimkar	dmb				@ data memory barrier
40076d50018SDave Martin	smc	#1			@ call SMI monitor (smi #1)
40127d59a4aSTero Kristo
40279dcfdd4STero Kristo#ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
40379dcfdd4STero Kristo	/* Restore L2 aux control register */
40479dcfdd4STero Kristo					@ set service ID for PPA
40579dcfdd4STero Kristo	mov	r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
40679dcfdd4STero Kristo	mov	r12, r0			@ copy service ID in r12
40779dcfdd4STero Kristo	mov	r1, #0			@ set task ID for ROM code in r1
40879dcfdd4STero Kristo	mov	r2, #4			@ set some flags in r2, r6
40979dcfdd4STero Kristo	mov	r6, #0xff
41079dcfdd4STero Kristo	ldr	r4, scratchpad_base
41179dcfdd4STero Kristo	ldr	r3, [r4, #0xBC]
41279dcfdd4STero Kristo	adds	r3, r3, #8		@ r3 points to parameters
4134444d712SSantosh Shilimkar	dsb				@ data write barrier
4144444d712SSantosh Shilimkar	dmb				@ data memory barrier
41576d50018SDave Martin	smc	#1			@ call SMI monitor (smi #1)
41679dcfdd4STero Kristo#endif
41727d59a4aSTero Kristo	b	logic_l1_restore
418bb1c9034SJean Pihet
419dd313947SDave Martin	.align
42027d59a4aSTero Kristol2_inv_api_params:
42127d59a4aSTero Kristo	.word	0x1, 0x00
42227d59a4aSTero Kristol2_inv_gp:
4238bd22949SKevin Hilman	/* Execute smi to invalidate L2 cache */
424bb1c9034SJean Pihet	mov r12, #0x1			@ set up to invalidate L2
42576d50018SDave Martin	smc	#0			@ Call SMI monitor (smieq)
42627d59a4aSTero Kristo	/* Write to Aux control register to set some bits */
427a087cad9STero Kristo	ldr	r4, scratchpad_base
428a087cad9STero Kristo	ldr	r3, [r4,#0xBC]
429a087cad9STero Kristo	ldr	r0, [r3,#4]
43027d59a4aSTero Kristo	mov	r12, #0x3
43176d50018SDave Martin	smc	#0			@ Call SMI monitor (smieq)
43279dcfdd4STero Kristo	ldr	r4, scratchpad_base
43379dcfdd4STero Kristo	ldr	r3, [r4,#0xBC]
43479dcfdd4STero Kristo	ldr	r0, [r3,#12]
43579dcfdd4STero Kristo	mov	r12, #0x2
43676d50018SDave Martin	smc	#0			@ Call SMI monitor (smieq)
4378bd22949SKevin Hilmanlogic_l1_restore:
438c4236d2eSPeter 'p2' De Schrijver	ldr	r1, l2dis_3630
439bb1c9034SJean Pihet	cmp	r1, #0x1		@ Test if L2 re-enable needed on 3630
440c4236d2eSPeter 'p2' De Schrijver	bne	skipl2reen
441c4236d2eSPeter 'p2' De Schrijver	mrc	p15, 0, r1, c1, c0, 1
442c4236d2eSPeter 'p2' De Schrijver	orr	r1, r1, #2		@ re-enable L2 cache
443c4236d2eSPeter 'p2' De Schrijver	mcr	p15, 0, r1, c1, c0, 1
444c4236d2eSPeter 'p2' De Schrijverskipl2reen:
4458bd22949SKevin Hilman	mov	r1, #0
446bb1c9034SJean Pihet	/*
447bb1c9034SJean Pihet	 * Invalidate all instruction caches to PoU
448bb1c9034SJean Pihet	 * and flush branch target cache
449bb1c9034SJean Pihet	 */
4508bd22949SKevin Hilman	mcr	p15, 0, r1, c7, c5, 0
4518bd22949SKevin Hilman
4528bd22949SKevin Hilman	ldr	r4, scratchpad_base
4538bd22949SKevin Hilman	ldr	r3, [r4,#0xBC]
45479dcfdd4STero Kristo	adds	r3, r3, #16
45546f557cbSSantosh Shilimkar
4568bd22949SKevin Hilman	ldmia	r3!, {r4-r6}
45746f557cbSSantosh Shilimkar	mov	sp, r4			@ Restore sp
45846f557cbSSantosh Shilimkar	msr	spsr_cxsf, r5		@ Restore spsr
45946f557cbSSantosh Shilimkar	mov	lr, r6			@ Restore lr
4608bd22949SKevin Hilman
4618bd22949SKevin Hilman	ldmia	r3!, {r4-r7}
46246f557cbSSantosh Shilimkar	mcr	p15, 0, r4, c1, c0, 2	@ Coprocessor access Control Register
46346f557cbSSantosh Shilimkar	mcr	p15, 0, r5, c2, c0, 0	@ TTBR0
46446f557cbSSantosh Shilimkar	mcr	p15, 0, r6, c2, c0, 1	@ TTBR1
46546f557cbSSantosh Shilimkar	mcr	p15, 0, r7, c2, c0, 2	@ TTBCR
4668bd22949SKevin Hilman
46746f557cbSSantosh Shilimkar	ldmia	r3!,{r4-r6}
46846f557cbSSantosh Shilimkar	mcr	p15, 0, r4, c3, c0, 0	@ Domain access Control Register
46946f557cbSSantosh Shilimkar	mcr	p15, 0, r5, c10, c2, 0	@ PRRR
47046f557cbSSantosh Shilimkar	mcr	p15, 0, r6, c10, c2, 1	@ NMRR
4718bd22949SKevin Hilman
4728bd22949SKevin Hilman
47346f557cbSSantosh Shilimkar	ldmia	r3!,{r4-r7}
47446f557cbSSantosh Shilimkar	mcr	p15, 0, r4, c13, c0, 1	@ Context ID
47546f557cbSSantosh Shilimkar	mcr	p15, 0, r5, c13, c0, 2	@ User r/w thread and process ID
47646f557cbSSantosh Shilimkar	mrc	p15, 0, r6, c12, c0, 0	@ Secure or NS vector base address
47746f557cbSSantosh Shilimkar	msr	cpsr, r7		@ store cpsr
4788bd22949SKevin Hilman
4798bd22949SKevin Hilman	/* Enabling MMU here */
480bb1c9034SJean Pihet	mrc	p15, 0, r7, c2, c0, 2 	@ Read TTBRControl
4818bd22949SKevin Hilman	/* Extract N (0:2) bits and decide whether to use TTBR0 or TTBR1 */
4828bd22949SKevin Hilman	and	r7, #0x7
4838bd22949SKevin Hilman	cmp	r7, #0x0
4848bd22949SKevin Hilman	beq	usettbr0
4858bd22949SKevin Hilmanttbr_error:
486bb1c9034SJean Pihet	/*
487bb1c9034SJean Pihet	 * More work needs to be done to support N[0:2] value other than 0
4888bd22949SKevin Hilman	 * So looping here so that the error can be detected
4898bd22949SKevin Hilman	 */
4908bd22949SKevin Hilman	b	ttbr_error
4918bd22949SKevin Hilmanusettbr0:
4928bd22949SKevin Hilman	mrc	p15, 0, r2, c2, c0, 0
4938bd22949SKevin Hilman	ldr	r5, ttbrbit_mask
4948bd22949SKevin Hilman	and	r2, r5
4958bd22949SKevin Hilman	mov	r4, pc
4968bd22949SKevin Hilman	ldr	r5, table_index_mask
497bb1c9034SJean Pihet	and	r4, r5			@ r4 = 31 to 20 bits of pc
4988bd22949SKevin Hilman	/* Extract the value to be written to table entry */
4998bd22949SKevin Hilman	ldr	r1, table_entry
500bb1c9034SJean Pihet	/* r1 has the value to be written to table entry*/
501bb1c9034SJean Pihet	add	r1, r1, r4
5028bd22949SKevin Hilman	/* Getting the address of table entry to modify */
5038bd22949SKevin Hilman	lsr	r4, #18
504bb1c9034SJean Pihet	/* r2 has the location which needs to be modified */
505bb1c9034SJean Pihet	add	r2, r4
5068bd22949SKevin Hilman	/* Storing previous entry of location being modified */
5078bd22949SKevin Hilman	ldr	r5, scratchpad_base
5088bd22949SKevin Hilman	ldr	r4, [r2]
5098bd22949SKevin Hilman	str	r4, [r5, #0xC0]
5108bd22949SKevin Hilman	/* Modify the table entry */
5118bd22949SKevin Hilman	str	r1, [r2]
512bb1c9034SJean Pihet	/*
513bb1c9034SJean Pihet	 * Storing address of entry being modified
514bb1c9034SJean Pihet	 * - will be restored after enabling MMU
515bb1c9034SJean Pihet	 */
5168bd22949SKevin Hilman	ldr	r5, scratchpad_base
5178bd22949SKevin Hilman	str	r2, [r5, #0xC4]
5188bd22949SKevin Hilman
5198bd22949SKevin Hilman	mov	r0, #0
5208bd22949SKevin Hilman	mcr	p15, 0, r0, c7, c5, 4	@ Flush prefetch buffer
5218bd22949SKevin Hilman	mcr	p15, 0, r0, c7, c5, 6	@ Invalidate branch predictor array
5228bd22949SKevin Hilman	mcr	p15, 0, r0, c8, c5, 0	@ Invalidate instruction TLB
5238bd22949SKevin Hilman	mcr	p15, 0, r0, c8, c6, 0	@ Invalidate data TLB
524bb1c9034SJean Pihet	/*
525bb1c9034SJean Pihet	 * Restore control register. This enables the MMU.
526bb1c9034SJean Pihet	 * The caches and prediction are not enabled here, they
527bb1c9034SJean Pihet	 * will be enabled after restoring the MMU table entry.
528bb1c9034SJean Pihet	 */
5298bd22949SKevin Hilman	ldmia	r3!, {r4}
5308bd22949SKevin Hilman	/* Store previous value of control register in scratchpad */
5318bd22949SKevin Hilman	str	r4, [r5, #0xC8]
5328bd22949SKevin Hilman	ldr	r2, cache_pred_disable_mask
5338bd22949SKevin Hilman	and	r4, r2
5348bd22949SKevin Hilman	mcr	p15, 0, r4, c1, c0, 0
5358409d57bSSantosh Shilimkar	dsb
5368409d57bSSantosh Shilimkar	isb
5378409d57bSSantosh Shilimkar	ldr     r0, =restoremmu_on
5388409d57bSSantosh Shilimkar	bx      r0
5398bd22949SKevin Hilman
5400bd40535SRichard Woodruff/*
541f7dfe3d8SJean Pihet * ==============================
542f7dfe3d8SJean Pihet * == Exit point from OFF mode ==
543f7dfe3d8SJean Pihet * ==============================
5440bd40535SRichard Woodruff */
5458409d57bSSantosh Shilimkarrestoremmu_on:
546f7dfe3d8SJean Pihet	ldmfd	sp!, {r0-r12, pc}	@ restore regs and return
5478bd22949SKevin Hilman
5481e81bc01SJean Pihet
5491e81bc01SJean Pihet/*
5501e81bc01SJean Pihet * Internal functions
5511e81bc01SJean Pihet */
5521e81bc01SJean Pihet
55383521291SJean Pihet/* This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0 */
5541e81bc01SJean Pihet	.text
555dd313947SDave Martin	.align	3
5561e81bc01SJean PihetENTRY(es3_sdrc_fix)
5571e81bc01SJean Pihet	ldr	r4, sdrc_syscfg		@ get config addr
5581e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5591e81bc01SJean Pihet	tst	r5, #0x100		@ is part access blocked
5601e81bc01SJean Pihet	it	eq
5611e81bc01SJean Pihet	biceq	r5, r5, #0x100		@ clear bit if set
5621e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5631e81bc01SJean Pihet	ldr	r4, sdrc_mr_0		@ get config addr
5641e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5651e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5661e81bc01SJean Pihet	ldr	r4, sdrc_emr2_0		@ get config addr
5671e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5681e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5691e81bc01SJean Pihet	ldr	r4, sdrc_manual_0	@ get config addr
5701e81bc01SJean Pihet	mov	r5, #0x2		@ autorefresh command
5711e81bc01SJean Pihet	str	r5, [r4]		@ kick off refreshes
5721e81bc01SJean Pihet	ldr	r4, sdrc_mr_1		@ get config addr
5731e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5741e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5751e81bc01SJean Pihet	ldr	r4, sdrc_emr2_1		@ get config addr
5761e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5771e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5781e81bc01SJean Pihet	ldr	r4, sdrc_manual_1	@ get config addr
5791e81bc01SJean Pihet	mov	r5, #0x2		@ autorefresh command
5801e81bc01SJean Pihet	str	r5, [r4]		@ kick off refreshes
5811e81bc01SJean Pihet	bx	lr
5821e81bc01SJean Pihet
583dd313947SDave Martin	.align
5841e81bc01SJean Pihetsdrc_syscfg:
5851e81bc01SJean Pihet	.word	SDRC_SYSCONFIG_P
5861e81bc01SJean Pihetsdrc_mr_0:
5871e81bc01SJean Pihet	.word	SDRC_MR_0_P
5881e81bc01SJean Pihetsdrc_emr2_0:
5891e81bc01SJean Pihet	.word	SDRC_EMR2_0_P
5901e81bc01SJean Pihetsdrc_manual_0:
5911e81bc01SJean Pihet	.word	SDRC_MANUAL_0_P
5921e81bc01SJean Pihetsdrc_mr_1:
5931e81bc01SJean Pihet	.word	SDRC_MR_1_P
5941e81bc01SJean Pihetsdrc_emr2_1:
5951e81bc01SJean Pihet	.word	SDRC_EMR2_1_P
5961e81bc01SJean Pihetsdrc_manual_1:
5971e81bc01SJean Pihet	.word	SDRC_MANUAL_1_P
598dd313947SDave MartinENDPROC(es3_sdrc_fix)
5991e81bc01SJean PihetENTRY(es3_sdrc_fix_sz)
6001e81bc01SJean Pihet	.word	. - es3_sdrc_fix
6011e81bc01SJean Pihet
60283521291SJean Pihet/*
60383521291SJean Pihet * This function implements the erratum ID i581 WA:
60483521291SJean Pihet *  SDRC state restore before accessing the SDRAM
60583521291SJean Pihet *
60683521291SJean Pihet * Only used at return from non-OFF mode. For OFF
60783521291SJean Pihet * mode the ROM code configures the SDRC and
60883521291SJean Pihet * the DPLL before calling the restore code directly
60983521291SJean Pihet * from DDR.
61083521291SJean Pihet */
61183521291SJean Pihet
61289139dceSPeter 'p2' De Schrijver/* Make sure SDRC accesses are ok */
61389139dceSPeter 'p2' De Schrijverwait_sdrc_ok:
6149d93b8a2SPeter 'p2' De Schrijver
615bb1c9034SJean Pihet/* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */
6169d93b8a2SPeter 'p2' De Schrijver	ldr	r4, cm_idlest_ckgen
6179d93b8a2SPeter 'p2' De Schrijverwait_dpll3_lock:
61889139dceSPeter 'p2' De Schrijver	ldr	r5, [r4]
6199d93b8a2SPeter 'p2' De Schrijver	tst	r5, #1
6209d93b8a2SPeter 'p2' De Schrijver	beq	wait_dpll3_lock
6219d93b8a2SPeter 'p2' De Schrijver
6229d93b8a2SPeter 'p2' De Schrijver	ldr	r4, cm_idlest1_core
6239d93b8a2SPeter 'p2' De Schrijverwait_sdrc_ready:
6249d93b8a2SPeter 'p2' De Schrijver	ldr	r5, [r4]
6259d93b8a2SPeter 'p2' De Schrijver	tst	r5, #0x2
6269d93b8a2SPeter 'p2' De Schrijver	bne	wait_sdrc_ready
6279d93b8a2SPeter 'p2' De Schrijver	/* allow DLL powerdown upon hw idle req */
6288bd22949SKevin Hilman	ldr	r4, sdrc_power
6298bd22949SKevin Hilman	ldr	r5, [r4]
6308bd22949SKevin Hilman	bic	r5, r5, #0x40
6318bd22949SKevin Hilman	str	r5, [r4]
6329d93b8a2SPeter 'p2' De Schrijver
633dd313947SDave Martin/*
634dd313947SDave Martin * PC-relative stores lead to undefined behaviour in Thumb-2: use a r7 as a
635dd313947SDave Martin * base instead.
636dd313947SDave Martin * Be careful not to clobber r7 when maintaing this code.
637dd313947SDave Martin */
638dd313947SDave Martin
639bb1c9034SJean Pihetis_dll_in_lock_mode:
64089139dceSPeter 'p2' De Schrijver	/* Is dll in lock mode? */
64189139dceSPeter 'p2' De Schrijver	ldr	r4, sdrc_dlla_ctrl
64289139dceSPeter 'p2' De Schrijver	ldr	r5, [r4]
64389139dceSPeter 'p2' De Schrijver	tst	r5, #0x4
644bb1c9034SJean Pihet	bxne	lr			@ Return if locked
64589139dceSPeter 'p2' De Schrijver	/* wait till dll locks */
646dd313947SDave Martin	adr	r7, kick_counter
6479d93b8a2SPeter 'p2' De Schrijverwait_dll_lock_timed:
6489d93b8a2SPeter 'p2' De Schrijver	ldr	r4, wait_dll_lock_counter
6499d93b8a2SPeter 'p2' De Schrijver	add	r4, r4, #1
650dd313947SDave Martin	str	r4, [r7, #wait_dll_lock_counter - kick_counter]
65189139dceSPeter 'p2' De Schrijver	ldr	r4, sdrc_dlla_status
652bb1c9034SJean Pihet	/* Wait 20uS for lock */
653bb1c9034SJean Pihet	mov	r6, #8
6549d93b8a2SPeter 'p2' De Schrijverwait_dll_lock:
6559d93b8a2SPeter 'p2' De Schrijver	subs	r6, r6, #0x1
6569d93b8a2SPeter 'p2' De Schrijver	beq	kick_dll
65789139dceSPeter 'p2' De Schrijver	ldr	r5, [r4]
65889139dceSPeter 'p2' De Schrijver	and	r5, r5, #0x4
65989139dceSPeter 'p2' De Schrijver	cmp	r5, #0x4
66089139dceSPeter 'p2' De Schrijver	bne	wait_dll_lock
661bb1c9034SJean Pihet	bx	lr			@ Return when locked
66289139dceSPeter 'p2' De Schrijver
6639d93b8a2SPeter 'p2' De Schrijver	/* disable/reenable DLL if not locked */
6649d93b8a2SPeter 'p2' De Schrijverkick_dll:
6659d93b8a2SPeter 'p2' De Schrijver	ldr	r4, sdrc_dlla_ctrl
6669d93b8a2SPeter 'p2' De Schrijver	ldr	r5, [r4]
6679d93b8a2SPeter 'p2' De Schrijver	mov	r6, r5
668bb1c9034SJean Pihet	bic	r6, #(1<<3)		@ disable dll
6699d93b8a2SPeter 'p2' De Schrijver	str	r6, [r4]
6709d93b8a2SPeter 'p2' De Schrijver	dsb
671bb1c9034SJean Pihet	orr	r6, r6, #(1<<3)		@ enable dll
6729d93b8a2SPeter 'p2' De Schrijver	str	r6, [r4]
6739d93b8a2SPeter 'p2' De Schrijver	dsb
6749d93b8a2SPeter 'p2' De Schrijver	ldr	r4, kick_counter
6759d93b8a2SPeter 'p2' De Schrijver	add	r4, r4, #1
676dd313947SDave Martin	str	r4, [r7]		@ kick_counter
6779d93b8a2SPeter 'p2' De Schrijver	b	wait_dll_lock_timed
6789d93b8a2SPeter 'p2' De Schrijver
679dd313947SDave Martin	.align
68089139dceSPeter 'p2' De Schrijvercm_idlest1_core:
68189139dceSPeter 'p2' De Schrijver	.word	CM_IDLEST1_CORE_V
6829d93b8a2SPeter 'p2' De Schrijvercm_idlest_ckgen:
6839d93b8a2SPeter 'p2' De Schrijver	.word	CM_IDLEST_CKGEN_V
68489139dceSPeter 'p2' De Schrijversdrc_dlla_status:
68589139dceSPeter 'p2' De Schrijver	.word	SDRC_DLLA_STATUS_V
68689139dceSPeter 'p2' De Schrijversdrc_dlla_ctrl:
68789139dceSPeter 'p2' De Schrijver	.word	SDRC_DLLA_CTRL_V
6880795a75aSTero Kristopm_prepwstst_core_p:
6890795a75aSTero Kristo	.word	PM_PREPWSTST_CORE_P
6908bd22949SKevin Hilmanpm_pwstctrl_mpu:
6918bd22949SKevin Hilman	.word	PM_PWSTCTRL_MPU_P
6928bd22949SKevin Hilmanscratchpad_base:
6938bd22949SKevin Hilman	.word	SCRATCHPAD_BASE_P
6940795a75aSTero Kristosram_base:
6950795a75aSTero Kristo	.word	SRAM_BASE_P + 0x8000
6968bd22949SKevin Hilmansdrc_power:
6978bd22949SKevin Hilman	.word	SDRC_POWER_V
6988bd22949SKevin Hilmanttbrbit_mask:
6998bd22949SKevin Hilman	.word	0xFFFFC000
7008bd22949SKevin Hilmantable_index_mask:
7018bd22949SKevin Hilman	.word	0xFFF00000
7028bd22949SKevin Hilmantable_entry:
7038bd22949SKevin Hilman	.word	0x00000C02
7048bd22949SKevin Hilmancache_pred_disable_mask:
7058bd22949SKevin Hilman	.word	0xFFFFE7FB
70627d59a4aSTero Kristocontrol_stat:
70727d59a4aSTero Kristo	.word	CONTROL_STAT
708458e999eSNishanth Menoncontrol_mem_rta:
709458e999eSNishanth Menon	.word	CONTROL_MEM_RTA_CTRL
7100bd40535SRichard Woodruffkernel_flush:
7110bd40535SRichard Woodruff	.word	v7_flush_dcache_all
712c4236d2eSPeter 'p2' De Schrijverl2dis_3630:
713c4236d2eSPeter 'p2' De Schrijver	.word	0
7149d93b8a2SPeter 'p2' De Schrijver	/*
7159d93b8a2SPeter 'p2' De Schrijver	 * When exporting to userspace while the counters are in SRAM,
7169d93b8a2SPeter 'p2' De Schrijver	 * these 2 words need to be at the end to facilitate retrival!
7179d93b8a2SPeter 'p2' De Schrijver	 */
7189d93b8a2SPeter 'p2' De Schrijverkick_counter:
7199d93b8a2SPeter 'p2' De Schrijver	.word	0
7209d93b8a2SPeter 'p2' De Schrijverwait_dll_lock_counter:
7219d93b8a2SPeter 'p2' De Schrijver	.word	0
722dd313947SDave MartinENDPROC(omap34xx_cpu_suspend)
723f7dfe3d8SJean Pihet
7248bd22949SKevin HilmanENTRY(omap34xx_cpu_suspend_sz)
7258bd22949SKevin Hilman	.word	. - omap34xx_cpu_suspend
726