xref: /openbmc/linux/arch/arm/mach-omap2/pm34xx.c (revision 139563ad)
18bd22949SKevin Hilman /*
28bd22949SKevin Hilman  * OMAP3 Power Management Routines
38bd22949SKevin Hilman  *
48bd22949SKevin Hilman  * Copyright (C) 2006-2008 Nokia Corporation
58bd22949SKevin Hilman  * Tony Lindgren <tony@atomide.com>
68bd22949SKevin Hilman  * Jouni Hogander
78bd22949SKevin Hilman  *
82f5939c3SRajendra Nayak  * Copyright (C) 2007 Texas Instruments, Inc.
92f5939c3SRajendra Nayak  * Rajendra Nayak <rnayak@ti.com>
102f5939c3SRajendra Nayak  *
118bd22949SKevin Hilman  * Copyright (C) 2005 Texas Instruments, Inc.
128bd22949SKevin Hilman  * Richard Woodruff <r-woodruff2@ti.com>
138bd22949SKevin Hilman  *
148bd22949SKevin Hilman  * Based on pm.c for omap1
158bd22949SKevin Hilman  *
168bd22949SKevin Hilman  * This program is free software; you can redistribute it and/or modify
178bd22949SKevin Hilman  * it under the terms of the GNU General Public License version 2 as
188bd22949SKevin Hilman  * published by the Free Software Foundation.
198bd22949SKevin Hilman  */
208bd22949SKevin Hilman 
218bd22949SKevin Hilman #include <linux/pm.h>
228bd22949SKevin Hilman #include <linux/suspend.h>
238bd22949SKevin Hilman #include <linux/interrupt.h>
248bd22949SKevin Hilman #include <linux/module.h>
258bd22949SKevin Hilman #include <linux/list.h>
268bd22949SKevin Hilman #include <linux/err.h>
278bd22949SKevin Hilman #include <linux/gpio.h>
28c40552bcSKevin Hilman #include <linux/clk.h>
29dccaad89STero Kristo #include <linux/delay.h>
305a0e3ad6STejun Heo #include <linux/slab.h>
314b25408fSTony Lindgren #include <linux/platform_data/gpio-omap.h>
324b25408fSTony Lindgren 
335e7c58dcSJean Pihet #include <trace/events/power.h>
348bd22949SKevin Hilman 
352c74a0ceSRussell King #include <asm/suspend.h>
369f97da78SDavid Howells #include <asm/system_misc.h>
372c74a0ceSRussell King 
38ce491cf8STony Lindgren #include <plat/sram.h>
391540f214SPaul Walmsley #include "clockdomain.h"
4072e06d08SPaul Walmsley #include "powerdomain.h"
4161255ab9SRajendra Nayak #include <plat/sdrc.h>
422f5939c3SRajendra Nayak #include <plat/prcm.h>
432f5939c3SRajendra Nayak #include <plat/gpmc.h>
44f2d11858STero Kristo #include <plat/dma.h>
458bd22949SKevin Hilman 
464e65331cSTony Lindgren #include "common.h"
4759fb659bSPaul Walmsley #include "cm2xxx_3xxx.h"
488bd22949SKevin Hilman #include "cm-regbits-34xx.h"
498bd22949SKevin Hilman #include "prm-regbits-34xx.h"
508bd22949SKevin Hilman 
51139563adSPaul Walmsley #include "prm3xxx.h"
528bd22949SKevin Hilman #include "pm.h"
5313a6fe0fSTero Kristo #include "sdrc.h"
544814ced5SPaul Walmsley #include "control.h"
5513a6fe0fSTero Kristo 
568cdfd834SNishanth Menon /* pm34xx errata defined in pm.h */
578cdfd834SNishanth Menon u16 pm34xx_errata;
588cdfd834SNishanth Menon 
598bd22949SKevin Hilman struct power_state {
608bd22949SKevin Hilman 	struct powerdomain *pwrdm;
618bd22949SKevin Hilman 	u32 next_state;
6210f90ed2SKevin Hilman #ifdef CONFIG_SUSPEND
638bd22949SKevin Hilman 	u32 saved_state;
6410f90ed2SKevin Hilman #endif
658bd22949SKevin Hilman 	struct list_head node;
668bd22949SKevin Hilman };
678bd22949SKevin Hilman 
688bd22949SKevin Hilman static LIST_HEAD(pwrst_list);
698bd22949SKevin Hilman 
7027d59a4aSTero Kristo static int (*_omap_save_secure_sram)(u32 *addr);
7146e130d2SJean Pihet void (*omap3_do_wfi_sram)(void);
7227d59a4aSTero Kristo 
73fa3c2a4fSRajendra Nayak static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
74fa3c2a4fSRajendra Nayak static struct powerdomain *core_pwrdm, *per_pwrdm;
753a7ec26bSKalle Jokiniemi 
762f5939c3SRajendra Nayak static void omap3_core_save_context(void)
772f5939c3SRajendra Nayak {
78596efe47SPaul Walmsley 	omap3_ctrl_save_padconf();
79dccaad89STero Kristo 
80dccaad89STero Kristo 	/*
81dccaad89STero Kristo 	 * Force write last pad into memory, as this can fail in some
8283521291SJean Pihet 	 * cases according to errata 1.157, 1.185
83dccaad89STero Kristo 	 */
84dccaad89STero Kristo 	omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
85dccaad89STero Kristo 		OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
86dccaad89STero Kristo 
872f5939c3SRajendra Nayak 	/* Save the Interrupt controller context */
882f5939c3SRajendra Nayak 	omap_intc_save_context();
892f5939c3SRajendra Nayak 	/* Save the GPMC context */
902f5939c3SRajendra Nayak 	omap3_gpmc_save_context();
912f5939c3SRajendra Nayak 	/* Save the system control module context, padconf already save above*/
922f5939c3SRajendra Nayak 	omap3_control_save_context();
93f2d11858STero Kristo 	omap_dma_global_context_save();
942f5939c3SRajendra Nayak }
952f5939c3SRajendra Nayak 
962f5939c3SRajendra Nayak static void omap3_core_restore_context(void)
972f5939c3SRajendra Nayak {
982f5939c3SRajendra Nayak 	/* Restore the control module context, padconf restored by h/w */
992f5939c3SRajendra Nayak 	omap3_control_restore_context();
1002f5939c3SRajendra Nayak 	/* Restore the GPMC context */
1012f5939c3SRajendra Nayak 	omap3_gpmc_restore_context();
1022f5939c3SRajendra Nayak 	/* Restore the interrupt controller context */
1032f5939c3SRajendra Nayak 	omap_intc_restore_context();
104f2d11858STero Kristo 	omap_dma_global_context_restore();
1052f5939c3SRajendra Nayak }
1062f5939c3SRajendra Nayak 
1079d97140bSTero Kristo /*
1089d97140bSTero Kristo  * FIXME: This function should be called before entering off-mode after
1099d97140bSTero Kristo  * OMAP3 secure services have been accessed. Currently it is only called
1109d97140bSTero Kristo  * once during boot sequence, but this works as we are not using secure
1119d97140bSTero Kristo  * services.
1129d97140bSTero Kristo  */
113617fcc98SKevin Hilman static void omap3_save_secure_ram_context(void)
11427d59a4aSTero Kristo {
11527d59a4aSTero Kristo 	u32 ret;
116617fcc98SKevin Hilman 	int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
11727d59a4aSTero Kristo 
11827d59a4aSTero Kristo 	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
11927d59a4aSTero Kristo 		/*
12027d59a4aSTero Kristo 		 * MPU next state must be set to POWER_ON temporarily,
12127d59a4aSTero Kristo 		 * otherwise the WFI executed inside the ROM code
12227d59a4aSTero Kristo 		 * will hang the system.
12327d59a4aSTero Kristo 		 */
12427d59a4aSTero Kristo 		pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
12527d59a4aSTero Kristo 		ret = _omap_save_secure_sram((u32 *)
12627d59a4aSTero Kristo 				__pa(omap3_secure_ram_storage));
127617fcc98SKevin Hilman 		pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
12827d59a4aSTero Kristo 		/* Following is for error tracking, it should not happen */
12927d59a4aSTero Kristo 		if (ret) {
13098179856SMark A. Greer 			pr_err("save_secure_sram() returns %08x\n", ret);
13127d59a4aSTero Kristo 			while (1)
13227d59a4aSTero Kristo 				;
13327d59a4aSTero Kristo 		}
13427d59a4aSTero Kristo 	}
13527d59a4aSTero Kristo }
13627d59a4aSTero Kristo 
13777da2d91SJon Hunter /*
13877da2d91SJon Hunter  * PRCM Interrupt Handler Helper Function
13977da2d91SJon Hunter  *
14077da2d91SJon Hunter  * The purpose of this function is to clear any wake-up events latched
14177da2d91SJon Hunter  * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
14277da2d91SJon Hunter  * may occur whilst attempting to clear a PM_WKST_x register and thus
14377da2d91SJon Hunter  * set another bit in this register. A while loop is used to ensure
14477da2d91SJon Hunter  * that any peripheral wake-up events occurring while attempting to
14577da2d91SJon Hunter  * clear the PM_WKST_x are detected and cleared.
14677da2d91SJon Hunter  */
14722f51371STero Kristo static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
14877da2d91SJon Hunter {
14971a80775SVikram Pandita 	u32 wkst, fclk, iclk, clken;
15077da2d91SJon Hunter 	u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
15177da2d91SJon Hunter 	u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
15277da2d91SJon Hunter 	u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
1535d805978SPaul Walmsley 	u16 grpsel_off = (regs == 3) ?
1545d805978SPaul Walmsley 		OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
1558cb0ac99SPaul Walmsley 	int c = 0;
15677da2d91SJon Hunter 
157c4d7e58fSPaul Walmsley 	wkst = omap2_prm_read_mod_reg(module, wkst_off);
158c4d7e58fSPaul Walmsley 	wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
15922f51371STero Kristo 	wkst &= ~ignore_bits;
16077da2d91SJon Hunter 	if (wkst) {
161c4d7e58fSPaul Walmsley 		iclk = omap2_cm_read_mod_reg(module, iclk_off);
162c4d7e58fSPaul Walmsley 		fclk = omap2_cm_read_mod_reg(module, fclk_off);
16377da2d91SJon Hunter 		while (wkst) {
16471a80775SVikram Pandita 			clken = wkst;
165c4d7e58fSPaul Walmsley 			omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
16671a80775SVikram Pandita 			/*
16771a80775SVikram Pandita 			 * For USBHOST, we don't know whether HOST1 or
16871a80775SVikram Pandita 			 * HOST2 woke us up, so enable both f-clocks
16971a80775SVikram Pandita 			 */
17071a80775SVikram Pandita 			if (module == OMAP3430ES2_USBHOST_MOD)
17171a80775SVikram Pandita 				clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
172c4d7e58fSPaul Walmsley 			omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
173c4d7e58fSPaul Walmsley 			omap2_prm_write_mod_reg(wkst, module, wkst_off);
174c4d7e58fSPaul Walmsley 			wkst = omap2_prm_read_mod_reg(module, wkst_off);
17522f51371STero Kristo 			wkst &= ~ignore_bits;
1768cb0ac99SPaul Walmsley 			c++;
17777da2d91SJon Hunter 		}
178c4d7e58fSPaul Walmsley 		omap2_cm_write_mod_reg(iclk, module, iclk_off);
179c4d7e58fSPaul Walmsley 		omap2_cm_write_mod_reg(fclk, module, fclk_off);
18077da2d91SJon Hunter 	}
1818cb0ac99SPaul Walmsley 
1828cb0ac99SPaul Walmsley 	return c;
1838cb0ac99SPaul Walmsley }
1848cb0ac99SPaul Walmsley 
18522f51371STero Kristo static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
1868cb0ac99SPaul Walmsley {
1878cb0ac99SPaul Walmsley 	int c;
1888cb0ac99SPaul Walmsley 
18922f51371STero Kristo 	c = prcm_clear_mod_irqs(WKUP_MOD, 1,
19022f51371STero Kristo 		~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
19122f51371STero Kristo 
19222f51371STero Kristo 	return c ? IRQ_HANDLED : IRQ_NONE;
1938cb0ac99SPaul Walmsley }
1948cb0ac99SPaul Walmsley 
19522f51371STero Kristo static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
1968bd22949SKevin Hilman {
19722f51371STero Kristo 	int c;
1988cb0ac99SPaul Walmsley 
1998cb0ac99SPaul Walmsley 	/*
20022f51371STero Kristo 	 * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
20122f51371STero Kristo 	 * these are handled in a separate handler to avoid acking
20222f51371STero Kristo 	 * IO events before parsing in mux code
2038cb0ac99SPaul Walmsley 	 */
20422f51371STero Kristo 	c = prcm_clear_mod_irqs(WKUP_MOD, 1,
20522f51371STero Kristo 		OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
20622f51371STero Kristo 	c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
20722f51371STero Kristo 	c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
20822f51371STero Kristo 	if (omap_rev() > OMAP3430_REV_ES1_0) {
20922f51371STero Kristo 		c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
21022f51371STero Kristo 		c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
2118cb0ac99SPaul Walmsley 	}
2128cb0ac99SPaul Walmsley 
21322f51371STero Kristo 	return c ? IRQ_HANDLED : IRQ_NONE;
2148bd22949SKevin Hilman }
2158bd22949SKevin Hilman 
216cbe26349SRussell King static void omap34xx_save_context(u32 *save)
217cbe26349SRussell King {
218cbe26349SRussell King 	u32 val;
219cbe26349SRussell King 
220cbe26349SRussell King 	/* Read Auxiliary Control Register */
221cbe26349SRussell King 	asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
222cbe26349SRussell King 	*save++ = 1;
223cbe26349SRussell King 	*save++ = val;
224cbe26349SRussell King 
225cbe26349SRussell King 	/* Read L2 AUX ctrl register */
226cbe26349SRussell King 	asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
227cbe26349SRussell King 	*save++ = 1;
228cbe26349SRussell King 	*save++ = val;
229cbe26349SRussell King }
230cbe26349SRussell King 
23129cb3cd2SRussell King static int omap34xx_do_sram_idle(unsigned long save_state)
23257f277b0SRajendra Nayak {
233cbe26349SRussell King 	omap34xx_cpu_suspend(save_state);
23429cb3cd2SRussell King 	return 0;
23557f277b0SRajendra Nayak }
23657f277b0SRajendra Nayak 
23799e6a4d2SRajendra Nayak void omap_sram_idle(void)
2388bd22949SKevin Hilman {
2398bd22949SKevin Hilman 	/* Variable to tell what needs to be saved and restored
2408bd22949SKevin Hilman 	 * in omap_sram_idle*/
2418bd22949SKevin Hilman 	/* save_state = 0 => Nothing to save and restored */
2428bd22949SKevin Hilman 	/* save_state = 1 => Only L1 and logic lost */
2438bd22949SKevin Hilman 	/* save_state = 2 => Only L2 lost */
2448bd22949SKevin Hilman 	/* save_state = 3 => L1, L2 and logic lost */
245fa3c2a4fSRajendra Nayak 	int save_state = 0;
246fa3c2a4fSRajendra Nayak 	int mpu_next_state = PWRDM_POWER_ON;
247fa3c2a4fSRajendra Nayak 	int per_next_state = PWRDM_POWER_ON;
248fa3c2a4fSRajendra Nayak 	int core_next_state = PWRDM_POWER_ON;
24972e06d08SPaul Walmsley 	int per_going_off;
250eeb3711bSPaul Walmsley 	int core_prev_state;
25113a6fe0fSTero Kristo 	u32 sdrc_pwr = 0;
2528bd22949SKevin Hilman 
2538bd22949SKevin Hilman 	mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
2548bd22949SKevin Hilman 	switch (mpu_next_state) {
255fa3c2a4fSRajendra Nayak 	case PWRDM_POWER_ON:
2568bd22949SKevin Hilman 	case PWRDM_POWER_RET:
2578bd22949SKevin Hilman 		/* No need to save context */
2588bd22949SKevin Hilman 		save_state = 0;
2598bd22949SKevin Hilman 		break;
26061255ab9SRajendra Nayak 	case PWRDM_POWER_OFF:
26161255ab9SRajendra Nayak 		save_state = 3;
26261255ab9SRajendra Nayak 		break;
2638bd22949SKevin Hilman 	default:
2648bd22949SKevin Hilman 		/* Invalid state */
26598179856SMark A. Greer 		pr_err("Invalid mpu state in sram_idle\n");
2668bd22949SKevin Hilman 		return;
2678bd22949SKevin Hilman 	}
268fe617af7SPeter 'p2' De Schrijver 
269fa3c2a4fSRajendra Nayak 	/* NEON control */
270fa3c2a4fSRajendra Nayak 	if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
2717139178eSJouni Hogander 		pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
272fa3c2a4fSRajendra Nayak 
27340742fa8SMike Chan 	/* Enable IO-PAD and IO-CHAIN wakeups */
274fa3c2a4fSRajendra Nayak 	per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
275ecf157d0STero Kristo 	core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
27640742fa8SMike Chan 
277e0e29fd7SKevin Hilman 	pwrdm_pre_transition(NULL);
278ff2f8e5fSCharulatha V 
27940742fa8SMike Chan 	/* PER */
2802f5939c3SRajendra Nayak 	if (per_next_state < PWRDM_POWER_ON) {
28172e06d08SPaul Walmsley 		per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
28272e06d08SPaul Walmsley 		omap2_gpio_prepare_for_idle(per_going_off);
2832f5939c3SRajendra Nayak 	}
284c16c3f67STero Kristo 
285658ce97eSKevin Hilman 	/* CORE */
286658ce97eSKevin Hilman 	if (core_next_state < PWRDM_POWER_ON) {
2872f5939c3SRajendra Nayak 		if (core_next_state == PWRDM_POWER_OFF) {
2882f5939c3SRajendra Nayak 			omap3_core_save_context();
289f0611a5cSPaul Walmsley 			omap3_cm_save_context();
2902f5939c3SRajendra Nayak 		}
291fa3c2a4fSRajendra Nayak 	}
29240742fa8SMike Chan 
293f18cc2ffSTero Kristo 	omap3_intc_prepare_idle();
2948bd22949SKevin Hilman 
29561255ab9SRajendra Nayak 	/*
296f265dc4cSRajendra Nayak 	 * On EMU/HS devices ROM code restores a SRDC value
297f265dc4cSRajendra Nayak 	 * from scratchpad which has automatic self refresh on timeout
29883521291SJean Pihet 	 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
299f265dc4cSRajendra Nayak 	 * Hence store/restore the SDRC_POWER register here.
30013a6fe0fSTero Kristo 	 */
30130474544SPaul Walmsley 	if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
30230474544SPaul Walmsley 	    (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
30330474544SPaul Walmsley 	     omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
304f265dc4cSRajendra Nayak 	    core_next_state == PWRDM_POWER_OFF)
30513a6fe0fSTero Kristo 		sdrc_pwr = sdrc_read_reg(SDRC_POWER);
30613a6fe0fSTero Kristo 
30713a6fe0fSTero Kristo 	/*
308076f2cc4SRussell King 	 * omap3_arm_context is the location where some ARM context
309076f2cc4SRussell King 	 * get saved. The rest is placed on the stack, and restored
310076f2cc4SRussell King 	 * from there before resuming.
31161255ab9SRajendra Nayak 	 */
312cbe26349SRussell King 	if (save_state)
313cbe26349SRussell King 		omap34xx_save_context(omap3_arm_context);
314076f2cc4SRussell King 	if (save_state == 1 || save_state == 3)
3152c74a0ceSRussell King 		cpu_suspend(save_state, omap34xx_do_sram_idle);
316076f2cc4SRussell King 	else
317076f2cc4SRussell King 		omap34xx_do_sram_idle(save_state);
3188bd22949SKevin Hilman 
319f265dc4cSRajendra Nayak 	/* Restore normal SDRC POWER settings */
32030474544SPaul Walmsley 	if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
32130474544SPaul Walmsley 	    (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
32230474544SPaul Walmsley 	     omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
32313a6fe0fSTero Kristo 	    core_next_state == PWRDM_POWER_OFF)
32413a6fe0fSTero Kristo 		sdrc_write_reg(sdrc_pwr, SDRC_POWER);
32513a6fe0fSTero Kristo 
326658ce97eSKevin Hilman 	/* CORE */
327fa3c2a4fSRajendra Nayak 	if (core_next_state < PWRDM_POWER_ON) {
3282f5939c3SRajendra Nayak 		core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
3292f5939c3SRajendra Nayak 		if (core_prev_state == PWRDM_POWER_OFF) {
3302f5939c3SRajendra Nayak 			omap3_core_restore_context();
331f0611a5cSPaul Walmsley 			omap3_cm_restore_context();
3322f5939c3SRajendra Nayak 			omap3_sram_restore_context();
3338a917d2fSKalle Jokiniemi 			omap2_sms_restore_context();
3342f5939c3SRajendra Nayak 		}
335658ce97eSKevin Hilman 		if (core_next_state == PWRDM_POWER_OFF)
336c4d7e58fSPaul Walmsley 			omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
337658ce97eSKevin Hilman 					       OMAP3430_GR_MOD,
338658ce97eSKevin Hilman 					       OMAP3_PRM_VOLTCTRL_OFFSET);
339658ce97eSKevin Hilman 	}
340f18cc2ffSTero Kristo 	omap3_intc_resume_idle();
341658ce97eSKevin Hilman 
342e0e29fd7SKevin Hilman 	pwrdm_post_transition(NULL);
343658ce97eSKevin Hilman 
344e0e29fd7SKevin Hilman 	/* PER */
345e0e29fd7SKevin Hilman 	if (per_next_state < PWRDM_POWER_ON)
346e0e29fd7SKevin Hilman 		omap2_gpio_resume_after_idle();
3478bd22949SKevin Hilman }
3488bd22949SKevin Hilman 
3498bd22949SKevin Hilman static void omap3_pm_idle(void)
3508bd22949SKevin Hilman {
3518bd22949SKevin Hilman 	local_fiq_disable();
3528bd22949SKevin Hilman 
3530bcd24b0SNicolas Pitre 	if (omap_irq_pending())
3548bd22949SKevin Hilman 		goto out;
3558bd22949SKevin Hilman 
3565e7c58dcSJean Pihet 	trace_power_start(POWER_CSTATE, 1, smp_processor_id());
3575e7c58dcSJean Pihet 	trace_cpu_idle(1, smp_processor_id());
3585e7c58dcSJean Pihet 
3598bd22949SKevin Hilman 	omap_sram_idle();
3608bd22949SKevin Hilman 
3615e7c58dcSJean Pihet 	trace_power_end(smp_processor_id());
3625e7c58dcSJean Pihet 	trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
3635e7c58dcSJean Pihet 
3648bd22949SKevin Hilman out:
3658bd22949SKevin Hilman 	local_fiq_enable();
3668bd22949SKevin Hilman }
3678bd22949SKevin Hilman 
36810f90ed2SKevin Hilman #ifdef CONFIG_SUSPEND
3698bd22949SKevin Hilman static int omap3_pm_suspend(void)
3708bd22949SKevin Hilman {
3718bd22949SKevin Hilman 	struct power_state *pwrst;
3728bd22949SKevin Hilman 	int state, ret = 0;
3738bd22949SKevin Hilman 
3748bd22949SKevin Hilman 	/* Read current next_pwrsts */
3758bd22949SKevin Hilman 	list_for_each_entry(pwrst, &pwrst_list, node)
3768bd22949SKevin Hilman 		pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
3778bd22949SKevin Hilman 	/* Set ones wanted by suspend */
3788bd22949SKevin Hilman 	list_for_each_entry(pwrst, &pwrst_list, node) {
379eb6a2c75SSantosh Shilimkar 		if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
3808bd22949SKevin Hilman 			goto restore;
3818bd22949SKevin Hilman 		if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
3828bd22949SKevin Hilman 			goto restore;
3838bd22949SKevin Hilman 	}
3848bd22949SKevin Hilman 
3852bbe3af3STero Kristo 	omap3_intc_suspend();
3862bbe3af3STero Kristo 
3878bd22949SKevin Hilman 	omap_sram_idle();
3888bd22949SKevin Hilman 
3898bd22949SKevin Hilman restore:
3908bd22949SKevin Hilman 	/* Restore next_pwrsts */
3918bd22949SKevin Hilman 	list_for_each_entry(pwrst, &pwrst_list, node) {
3928bd22949SKevin Hilman 		state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
3938bd22949SKevin Hilman 		if (state > pwrst->next_state) {
3947852ec05SPaul Walmsley 			pr_info("Powerdomain (%s) didn't enter target state %d\n",
3958bd22949SKevin Hilman 				pwrst->pwrdm->name, pwrst->next_state);
3968bd22949SKevin Hilman 			ret = -1;
3978bd22949SKevin Hilman 		}
398eb6a2c75SSantosh Shilimkar 		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
3998bd22949SKevin Hilman 	}
4008bd22949SKevin Hilman 	if (ret)
40198179856SMark A. Greer 		pr_err("Could not enter target state in pm_suspend\n");
4028bd22949SKevin Hilman 	else
40398179856SMark A. Greer 		pr_info("Successfully put all powerdomains to target state\n");
4048bd22949SKevin Hilman 
4058bd22949SKevin Hilman 	return ret;
4068bd22949SKevin Hilman }
4078bd22949SKevin Hilman 
40810f90ed2SKevin Hilman #endif /* CONFIG_SUSPEND */
4098bd22949SKevin Hilman 
4101155e426SKevin Hilman 
4111155e426SKevin Hilman /**
4121155e426SKevin Hilman  * omap3_iva_idle(): ensure IVA is in idle so it can be put into
4131155e426SKevin Hilman  *                   retention
4141155e426SKevin Hilman  *
4151155e426SKevin Hilman  * In cases where IVA2 is activated by bootcode, it may prevent
4161155e426SKevin Hilman  * full-chip retention or off-mode because it is not idle.  This
4171155e426SKevin Hilman  * function forces the IVA2 into idle state so it can go
4181155e426SKevin Hilman  * into retention/off and thus allow full-chip retention/off.
4191155e426SKevin Hilman  *
4201155e426SKevin Hilman  **/
4211155e426SKevin Hilman static void __init omap3_iva_idle(void)
4221155e426SKevin Hilman {
4231155e426SKevin Hilman 	/* ensure IVA2 clock is disabled */
424c4d7e58fSPaul Walmsley 	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
4251155e426SKevin Hilman 
4261155e426SKevin Hilman 	/* if no clock activity, nothing else to do */
427c4d7e58fSPaul Walmsley 	if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
4281155e426SKevin Hilman 	      OMAP3430_CLKACTIVITY_IVA2_MASK))
4291155e426SKevin Hilman 		return;
4301155e426SKevin Hilman 
4311155e426SKevin Hilman 	/* Reset IVA2 */
432c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
4332bc4ef71SPaul Walmsley 			  OMAP3430_RST2_IVA2_MASK |
4342bc4ef71SPaul Walmsley 			  OMAP3430_RST3_IVA2_MASK,
43537903009SAbhijit Pagare 			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
4361155e426SKevin Hilman 
4371155e426SKevin Hilman 	/* Enable IVA2 clock */
438c4d7e58fSPaul Walmsley 	omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
4391155e426SKevin Hilman 			 OMAP3430_IVA2_MOD, CM_FCLKEN);
4401155e426SKevin Hilman 
4411155e426SKevin Hilman 	/* Set IVA2 boot mode to 'idle' */
4421155e426SKevin Hilman 	omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
4431155e426SKevin Hilman 			 OMAP343X_CONTROL_IVA2_BOOTMOD);
4441155e426SKevin Hilman 
4451155e426SKevin Hilman 	/* Un-reset IVA2 */
446c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
4471155e426SKevin Hilman 
4481155e426SKevin Hilman 	/* Disable IVA2 clock */
449c4d7e58fSPaul Walmsley 	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
4501155e426SKevin Hilman 
4511155e426SKevin Hilman 	/* Reset IVA2 */
452c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
4532bc4ef71SPaul Walmsley 			  OMAP3430_RST2_IVA2_MASK |
4542bc4ef71SPaul Walmsley 			  OMAP3430_RST3_IVA2_MASK,
45537903009SAbhijit Pagare 			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
4561155e426SKevin Hilman }
4571155e426SKevin Hilman 
4588111b221SKevin Hilman static void __init omap3_d2d_idle(void)
4598bd22949SKevin Hilman {
4608111b221SKevin Hilman 	u16 mask, padconf;
4618111b221SKevin Hilman 
4628111b221SKevin Hilman 	/* In a stand alone OMAP3430 where there is not a stacked
4638111b221SKevin Hilman 	 * modem for the D2D Idle Ack and D2D MStandby must be pulled
4648111b221SKevin Hilman 	 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
4658111b221SKevin Hilman 	 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
4668111b221SKevin Hilman 	mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
4678111b221SKevin Hilman 	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
4688111b221SKevin Hilman 	padconf |= mask;
4698111b221SKevin Hilman 	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
4708111b221SKevin Hilman 
4718111b221SKevin Hilman 	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
4728111b221SKevin Hilman 	padconf |= mask;
4738111b221SKevin Hilman 	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
4748111b221SKevin Hilman 
4758bd22949SKevin Hilman 	/* reset modem */
476c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
4772bc4ef71SPaul Walmsley 			  OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
47837903009SAbhijit Pagare 			  CORE_MOD, OMAP2_RM_RSTCTRL);
479c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
4808111b221SKevin Hilman }
4818bd22949SKevin Hilman 
4828111b221SKevin Hilman static void __init prcm_setup_regs(void)
4838111b221SKevin Hilman {
484e5863689SGovindraj.R 	u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
485e5863689SGovindraj.R 					OMAP3630_EN_UART4_MASK : 0;
486e5863689SGovindraj.R 	u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
487e5863689SGovindraj.R 					OMAP3630_GRPSEL_UART4_MASK : 0;
488e5863689SGovindraj.R 
4894ef70c06SPaul Walmsley 	/* XXX This should be handled by hwmod code or SCM init code */
4902fd0f75cSPaul Walmsley 	omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
491b296c811STero Kristo 
4928bd22949SKevin Hilman 	/*
4938bd22949SKevin Hilman 	 * Enable control of expternal oscillator through
4948bd22949SKevin Hilman 	 * sys_clkreq. In the long run clock framework should
4958bd22949SKevin Hilman 	 * take care of this.
4968bd22949SKevin Hilman 	 */
497c4d7e58fSPaul Walmsley 	omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
4988bd22949SKevin Hilman 			     1 << OMAP_AUTOEXTCLKMODE_SHIFT,
4998bd22949SKevin Hilman 			     OMAP3430_GR_MOD,
5008bd22949SKevin Hilman 			     OMAP3_PRM_CLKSRC_CTRL_OFFSET);
5018bd22949SKevin Hilman 
5028bd22949SKevin Hilman 	/* setup wakup source */
503c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
5042fd0f75cSPaul Walmsley 			  OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
5058bd22949SKevin Hilman 			  WKUP_MOD, PM_WKEN);
5068bd22949SKevin Hilman 	/* No need to write EN_IO, that is always enabled */
507c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
508275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_GPT1_MASK |
509275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_GPT12_MASK,
5108bd22949SKevin Hilman 			  WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
5111155e426SKevin Hilman 
512b92c5721SSubramani Venkatesh 	/* Enable PM_WKEN to support DSS LPR */
513c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
514b92c5721SSubramani Venkatesh 				OMAP3430_DSS_MOD, PM_WKEN);
515b92c5721SSubramani Venkatesh 
516b427f92fSKevin Hilman 	/* Enable wakeups in PER */
517c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
518e5863689SGovindraj.R 			  OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
5192fd0f75cSPaul Walmsley 			  OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
5202fd0f75cSPaul Walmsley 			  OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
5212fd0f75cSPaul Walmsley 			  OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
5222fd0f75cSPaul Walmsley 			  OMAP3430_EN_MCBSP4_MASK,
523b427f92fSKevin Hilman 			  OMAP3430_PER_MOD, PM_WKEN);
524eb350f74SKevin Hilman 	/* and allow them to wake up MPU */
525c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
526e5863689SGovindraj.R 			  OMAP3430_GRPSEL_GPIO2_MASK |
527275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_GPIO3_MASK |
528275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_GPIO4_MASK |
529275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_GPIO5_MASK |
530275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_GPIO6_MASK |
531275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_UART3_MASK |
532275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_MCBSP2_MASK |
533275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_MCBSP3_MASK |
534275f675cSPaul Walmsley 			  OMAP3430_GRPSEL_MCBSP4_MASK,
535eb350f74SKevin Hilman 			  OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
536eb350f74SKevin Hilman 
537d3fd3290SKevin Hilman 	/* Don't attach IVA interrupts */
538a819c4f1SMark A. Greer 	if (omap3_has_iva()) {
539c4d7e58fSPaul Walmsley 		omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
540c4d7e58fSPaul Walmsley 		omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
541c4d7e58fSPaul Walmsley 		omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
542a819c4f1SMark A. Greer 		omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD,
543a819c4f1SMark A. Greer 					OMAP3430_PM_IVAGRPSEL);
544a819c4f1SMark A. Greer 	}
545d3fd3290SKevin Hilman 
546b1340d17SKevin Hilman 	/* Clear any pending 'reset' flags */
547c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
548c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
549c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
550c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
551c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
552c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
553c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
554b1340d17SKevin Hilman 
555014c46dbSKevin Hilman 	/* Clear any pending PRCM interrupts */
556c4d7e58fSPaul Walmsley 	omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
557014c46dbSKevin Hilman 
558a819c4f1SMark A. Greer 	if (omap3_has_iva())
5591155e426SKevin Hilman 		omap3_iva_idle();
560a819c4f1SMark A. Greer 
5618111b221SKevin Hilman 	omap3_d2d_idle();
5628bd22949SKevin Hilman }
5638bd22949SKevin Hilman 
564c40552bcSKevin Hilman void omap3_pm_off_mode_enable(int enable)
565c40552bcSKevin Hilman {
566c40552bcSKevin Hilman 	struct power_state *pwrst;
567c40552bcSKevin Hilman 	u32 state;
568c40552bcSKevin Hilman 
569c40552bcSKevin Hilman 	if (enable)
570c40552bcSKevin Hilman 		state = PWRDM_POWER_OFF;
571c40552bcSKevin Hilman 	else
572c40552bcSKevin Hilman 		state = PWRDM_POWER_RET;
573c40552bcSKevin Hilman 
574c40552bcSKevin Hilman 	list_for_each_entry(pwrst, &pwrst_list, node) {
575cc1b6028SEduardo Valentin 		if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
576cc1b6028SEduardo Valentin 				pwrst->pwrdm == core_pwrdm &&
577cc1b6028SEduardo Valentin 				state == PWRDM_POWER_OFF) {
578cc1b6028SEduardo Valentin 			pwrst->next_state = PWRDM_POWER_RET;
579e16b41bfSRicardo Salveti de Araujo 			pr_warn("%s: Core OFF disabled due to errata i583\n",
580cc1b6028SEduardo Valentin 				__func__);
581cc1b6028SEduardo Valentin 		} else {
582c40552bcSKevin Hilman 			pwrst->next_state = state;
583cc1b6028SEduardo Valentin 		}
584cc1b6028SEduardo Valentin 		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
585c40552bcSKevin Hilman 	}
586c40552bcSKevin Hilman }
587c40552bcSKevin Hilman 
58868d4778cSTero Kristo int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
58968d4778cSTero Kristo {
59068d4778cSTero Kristo 	struct power_state *pwrst;
59168d4778cSTero Kristo 
59268d4778cSTero Kristo 	list_for_each_entry(pwrst, &pwrst_list, node) {
59368d4778cSTero Kristo 		if (pwrst->pwrdm == pwrdm)
59468d4778cSTero Kristo 			return pwrst->next_state;
59568d4778cSTero Kristo 	}
59668d4778cSTero Kristo 	return -EINVAL;
59768d4778cSTero Kristo }
59868d4778cSTero Kristo 
59968d4778cSTero Kristo int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
60068d4778cSTero Kristo {
60168d4778cSTero Kristo 	struct power_state *pwrst;
60268d4778cSTero Kristo 
60368d4778cSTero Kristo 	list_for_each_entry(pwrst, &pwrst_list, node) {
60468d4778cSTero Kristo 		if (pwrst->pwrdm == pwrdm) {
60568d4778cSTero Kristo 			pwrst->next_state = state;
60668d4778cSTero Kristo 			return 0;
60768d4778cSTero Kristo 		}
60868d4778cSTero Kristo 	}
60968d4778cSTero Kristo 	return -EINVAL;
61068d4778cSTero Kristo }
61168d4778cSTero Kristo 
612a23456e9SPeter 'p2' De Schrijver static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
6138bd22949SKevin Hilman {
6148bd22949SKevin Hilman 	struct power_state *pwrst;
6158bd22949SKevin Hilman 
6168bd22949SKevin Hilman 	if (!pwrdm->pwrsts)
6178bd22949SKevin Hilman 		return 0;
6188bd22949SKevin Hilman 
619d3d381c6SMing Lei 	pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
6208bd22949SKevin Hilman 	if (!pwrst)
6218bd22949SKevin Hilman 		return -ENOMEM;
6228bd22949SKevin Hilman 	pwrst->pwrdm = pwrdm;
6238bd22949SKevin Hilman 	pwrst->next_state = PWRDM_POWER_RET;
6248bd22949SKevin Hilman 	list_add(&pwrst->node, &pwrst_list);
6258bd22949SKevin Hilman 
6268bd22949SKevin Hilman 	if (pwrdm_has_hdwr_sar(pwrdm))
6278bd22949SKevin Hilman 		pwrdm_enable_hdwr_sar(pwrdm);
6288bd22949SKevin Hilman 
629eb6a2c75SSantosh Shilimkar 	return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
6308bd22949SKevin Hilman }
6318bd22949SKevin Hilman 
6328bd22949SKevin Hilman /*
63346e130d2SJean Pihet  * Push functions to SRAM
63446e130d2SJean Pihet  *
63546e130d2SJean Pihet  * The minimum set of functions is pushed to SRAM for execution:
63646e130d2SJean Pihet  * - omap3_do_wfi for erratum i581 WA,
63746e130d2SJean Pihet  * - save_secure_ram_context for security extensions.
63846e130d2SJean Pihet  */
6393231fc88SRajendra Nayak void omap_push_sram_idle(void)
6403231fc88SRajendra Nayak {
64146e130d2SJean Pihet 	omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
64246e130d2SJean Pihet 
64327d59a4aSTero Kristo 	if (omap_type() != OMAP2_DEVICE_TYPE_GP)
64427d59a4aSTero Kristo 		_omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
64527d59a4aSTero Kristo 				save_secure_ram_context_sz);
6463231fc88SRajendra Nayak }
6473231fc88SRajendra Nayak 
6488cdfd834SNishanth Menon static void __init pm_errata_configure(void)
6498cdfd834SNishanth Menon {
650c4236d2eSPeter 'p2' De Schrijver 	if (cpu_is_omap3630()) {
651458e999eSNishanth Menon 		pm34xx_errata |= PM_RTA_ERRATUM_i608;
652c4236d2eSPeter 'p2' De Schrijver 		/* Enable the l2 cache toggling in sleep logic */
653c4236d2eSPeter 'p2' De Schrijver 		enable_omap3630_toggle_l2_on_restore();
654cc1b6028SEduardo Valentin 		if (omap_rev() < OMAP3630_REV_ES1_2)
655cc1b6028SEduardo Valentin 			pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
656c4236d2eSPeter 'p2' De Schrijver 	}
6578cdfd834SNishanth Menon }
6588cdfd834SNishanth Menon 
659bbd707acSShawn Guo int __init omap3_pm_init(void)
6608bd22949SKevin Hilman {
6618bd22949SKevin Hilman 	struct power_state *pwrst, *tmp;
662eeb3711bSPaul Walmsley 	struct clockdomain *neon_clkdm, *mpu_clkdm;
6638bd22949SKevin Hilman 	int ret;
6648bd22949SKevin Hilman 
665b02b9172SPaul Walmsley 	if (!omap3_has_io_chain_ctrl())
666b02b9172SPaul Walmsley 		pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
667b02b9172SPaul Walmsley 
6688cdfd834SNishanth Menon 	pm_errata_configure();
6698cdfd834SNishanth Menon 
6708bd22949SKevin Hilman 	/* XXX prcm_setup_regs needs to be before enabling hw
6718bd22949SKevin Hilman 	 * supervised mode for powerdomains */
6728bd22949SKevin Hilman 	prcm_setup_regs();
6738bd22949SKevin Hilman 
67422f51371STero Kristo 	ret = request_irq(omap_prcm_event_to_irq("wkup"),
67522f51371STero Kristo 		_prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
67622f51371STero Kristo 
6778bd22949SKevin Hilman 	if (ret) {
67822f51371STero Kristo 		pr_err("pm: Failed to request pm_wkup irq\n");
67922f51371STero Kristo 		goto err1;
68022f51371STero Kristo 	}
68122f51371STero Kristo 
68222f51371STero Kristo 	/* IO interrupt is shared with mux code */
68322f51371STero Kristo 	ret = request_irq(omap_prcm_event_to_irq("io"),
68422f51371STero Kristo 		_prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
68522f51371STero Kristo 		omap3_pm_init);
68699b59df0SKevin Hilman 	enable_irq(omap_prcm_event_to_irq("io"));
68722f51371STero Kristo 
68822f51371STero Kristo 	if (ret) {
68922f51371STero Kristo 		pr_err("pm: Failed to request pm_io irq\n");
690ce229c5dSMark A. Greer 		goto err2;
6918bd22949SKevin Hilman 	}
6928bd22949SKevin Hilman 
693a23456e9SPeter 'p2' De Schrijver 	ret = pwrdm_for_each(pwrdms_setup, NULL);
6948bd22949SKevin Hilman 	if (ret) {
69598179856SMark A. Greer 		pr_err("Failed to setup powerdomains\n");
696ce229c5dSMark A. Greer 		goto err3;
6978bd22949SKevin Hilman 	}
6988bd22949SKevin Hilman 
69992206fd2SPaul Walmsley 	(void) clkdm_for_each(omap_pm_clkdms_setup, NULL);
7008bd22949SKevin Hilman 
7018bd22949SKevin Hilman 	mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
7028bd22949SKevin Hilman 	if (mpu_pwrdm == NULL) {
70398179856SMark A. Greer 		pr_err("Failed to get mpu_pwrdm\n");
704ce229c5dSMark A. Greer 		ret = -EINVAL;
705ce229c5dSMark A. Greer 		goto err3;
7068bd22949SKevin Hilman 	}
7078bd22949SKevin Hilman 
708fa3c2a4fSRajendra Nayak 	neon_pwrdm = pwrdm_lookup("neon_pwrdm");
709fa3c2a4fSRajendra Nayak 	per_pwrdm = pwrdm_lookup("per_pwrdm");
710fa3c2a4fSRajendra Nayak 	core_pwrdm = pwrdm_lookup("core_pwrdm");
711fa3c2a4fSRajendra Nayak 
71255ed9694SPaul Walmsley 	neon_clkdm = clkdm_lookup("neon_clkdm");
71355ed9694SPaul Walmsley 	mpu_clkdm = clkdm_lookup("mpu_clkdm");
71455ed9694SPaul Walmsley 
71510f90ed2SKevin Hilman #ifdef CONFIG_SUSPEND
7161416408dSPaul Walmsley 	omap_pm_suspend = omap3_pm_suspend;
7171416408dSPaul Walmsley #endif
7188bd22949SKevin Hilman 
7190bcd24b0SNicolas Pitre 	arm_pm_idle = omap3_pm_idle;
7200343371eSKalle Jokiniemi 	omap3_idle_init();
7218bd22949SKevin Hilman 
722458e999eSNishanth Menon 	/*
723458e999eSNishanth Menon 	 * RTA is disabled during initialization as per erratum i608
724458e999eSNishanth Menon 	 * it is safer to disable RTA by the bootloader, but we would like
725458e999eSNishanth Menon 	 * to be doubly sure here and prevent any mishaps.
726458e999eSNishanth Menon 	 */
727458e999eSNishanth Menon 	if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
728458e999eSNishanth Menon 		omap3630_ctrl_disable_rta();
729458e999eSNishanth Menon 
73055ed9694SPaul Walmsley 	clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
73127d59a4aSTero Kristo 	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
73227d59a4aSTero Kristo 		omap3_secure_ram_storage =
73327d59a4aSTero Kristo 			kmalloc(0x803F, GFP_KERNEL);
73427d59a4aSTero Kristo 		if (!omap3_secure_ram_storage)
7357852ec05SPaul Walmsley 			pr_err("Memory allocation failed when allocating for secure sram context\n");
73627d59a4aSTero Kristo 
7379d97140bSTero Kristo 		local_irq_disable();
7389d97140bSTero Kristo 		local_fiq_disable();
7399d97140bSTero Kristo 
7409d97140bSTero Kristo 		omap_dma_global_context_save();
741617fcc98SKevin Hilman 		omap3_save_secure_ram_context();
7429d97140bSTero Kristo 		omap_dma_global_context_restore();
7439d97140bSTero Kristo 
7449d97140bSTero Kristo 		local_irq_enable();
7459d97140bSTero Kristo 		local_fiq_enable();
7469d97140bSTero Kristo 	}
7479d97140bSTero Kristo 
7489d97140bSTero Kristo 	omap3_save_scratchpad_contents();
7498bd22949SKevin Hilman 	return ret;
750ce229c5dSMark A. Greer 
751ce229c5dSMark A. Greer err3:
7528bd22949SKevin Hilman 	list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
7538bd22949SKevin Hilman 		list_del(&pwrst->node);
7548bd22949SKevin Hilman 		kfree(pwrst);
7558bd22949SKevin Hilman 	}
756ce229c5dSMark A. Greer 	free_irq(omap_prcm_event_to_irq("io"), omap3_pm_init);
757ce229c5dSMark A. Greer err2:
758ce229c5dSMark A. Greer 	free_irq(omap_prcm_event_to_irq("wkup"), NULL);
759ce229c5dSMark A. Greer err1:
7608bd22949SKevin Hilman 	return ret;
7618bd22949SKevin Hilman }
762