xref: /openbmc/linux/arch/arm/mach-omap2/omap_hwmod.c (revision f7777dcc)
1 /*
2  * omap_hwmod implementation for OMAP2/3/4
3  *
4  * Copyright (C) 2009-2011 Nokia Corporation
5  * Copyright (C) 2011-2012 Texas Instruments, Inc.
6  *
7  * Paul Walmsley, Benoît Cousson, Kevin Hilman
8  *
9  * Created in collaboration with (alphabetical order): Thara Gopinath,
10  * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
11  * Sawant, Santosh Shilimkar, Richard Woodruff
12  *
13  * This program is free software; you can redistribute it and/or modify
14  * it under the terms of the GNU General Public License version 2 as
15  * published by the Free Software Foundation.
16  *
17  * Introduction
18  * ------------
19  * One way to view an OMAP SoC is as a collection of largely unrelated
20  * IP blocks connected by interconnects.  The IP blocks include
21  * devices such as ARM processors, audio serial interfaces, UARTs,
22  * etc.  Some of these devices, like the DSP, are created by TI;
23  * others, like the SGX, largely originate from external vendors.  In
24  * TI's documentation, on-chip devices are referred to as "OMAP
25  * modules."  Some of these IP blocks are identical across several
26  * OMAP versions.  Others are revised frequently.
27  *
28  * These OMAP modules are tied together by various interconnects.
29  * Most of the address and data flow between modules is via OCP-based
30  * interconnects such as the L3 and L4 buses; but there are other
31  * interconnects that distribute the hardware clock tree, handle idle
32  * and reset signaling, supply power, and connect the modules to
33  * various pads or balls on the OMAP package.
34  *
35  * OMAP hwmod provides a consistent way to describe the on-chip
36  * hardware blocks and their integration into the rest of the chip.
37  * This description can be automatically generated from the TI
38  * hardware database.  OMAP hwmod provides a standard, consistent API
39  * to reset, enable, idle, and disable these hardware blocks.  And
40  * hwmod provides a way for other core code, such as the Linux device
41  * code or the OMAP power management and address space mapping code,
42  * to query the hardware database.
43  *
44  * Using hwmod
45  * -----------
46  * Drivers won't call hwmod functions directly.  That is done by the
47  * omap_device code, and in rare occasions, by custom integration code
48  * in arch/arm/ *omap*.  The omap_device code includes functions to
49  * build a struct platform_device using omap_hwmod data, and that is
50  * currently how hwmod data is communicated to drivers and to the
51  * Linux driver model.  Most drivers will call omap_hwmod functions only
52  * indirectly, via pm_runtime*() functions.
53  *
54  * From a layering perspective, here is where the OMAP hwmod code
55  * fits into the kernel software stack:
56  *
57  *            +-------------------------------+
58  *            |      Device driver code       |
59  *            |      (e.g., drivers/)         |
60  *            +-------------------------------+
61  *            |      Linux driver model       |
62  *            |     (platform_device /        |
63  *            |  platform_driver data/code)   |
64  *            +-------------------------------+
65  *            | OMAP core-driver integration  |
66  *            |(arch/arm/mach-omap2/devices.c)|
67  *            +-------------------------------+
68  *            |      omap_device code         |
69  *            | (../plat-omap/omap_device.c)  |
70  *            +-------------------------------+
71  *   ---->    |    omap_hwmod code/data       |    <-----
72  *            | (../mach-omap2/omap_hwmod*)   |
73  *            +-------------------------------+
74  *            | OMAP clock/PRCM/register fns  |
75  *            | (__raw_{read,write}l, clk*)   |
76  *            +-------------------------------+
77  *
78  * Device drivers should not contain any OMAP-specific code or data in
79  * them.  They should only contain code to operate the IP block that
80  * the driver is responsible for.  This is because these IP blocks can
81  * also appear in other SoCs, either from TI (such as DaVinci) or from
82  * other manufacturers; and drivers should be reusable across other
83  * platforms.
84  *
85  * The OMAP hwmod code also will attempt to reset and idle all on-chip
86  * devices upon boot.  The goal here is for the kernel to be
87  * completely self-reliant and independent from bootloaders.  This is
88  * to ensure a repeatable configuration, both to ensure consistent
89  * runtime behavior, and to make it easier for others to reproduce
90  * bugs.
91  *
92  * OMAP module activity states
93  * ---------------------------
94  * The hwmod code considers modules to be in one of several activity
95  * states.  IP blocks start out in an UNKNOWN state, then once they
96  * are registered via the hwmod code, proceed to the REGISTERED state.
97  * Once their clock names are resolved to clock pointers, the module
98  * enters the CLKS_INITED state; and finally, once the module has been
99  * reset and the integration registers programmed, the INITIALIZED state
100  * is entered.  The hwmod code will then place the module into either
101  * the IDLE state to save power, or in the case of a critical system
102  * module, the ENABLED state.
103  *
104  * OMAP core integration code can then call omap_hwmod*() functions
105  * directly to move the module between the IDLE, ENABLED, and DISABLED
106  * states, as needed.  This is done during both the PM idle loop, and
107  * in the OMAP core integration code's implementation of the PM runtime
108  * functions.
109  *
110  * References
111  * ----------
112  * This is a partial list.
113  * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
114  * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
115  * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
116  * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
117  * - Open Core Protocol Specification 2.2
118  *
119  * To do:
120  * - handle IO mapping
121  * - bus throughput & module latency measurement code
122  *
123  * XXX add tests at the beginning of each function to ensure the hwmod is
124  * in the appropriate state
125  * XXX error return values should be checked to ensure that they are
126  * appropriate
127  */
128 #undef DEBUG
129 
130 #include <linux/kernel.h>
131 #include <linux/errno.h>
132 #include <linux/io.h>
133 #include <linux/clk-provider.h>
134 #include <linux/delay.h>
135 #include <linux/err.h>
136 #include <linux/list.h>
137 #include <linux/mutex.h>
138 #include <linux/spinlock.h>
139 #include <linux/slab.h>
140 #include <linux/bootmem.h>
141 #include <linux/cpu.h>
142 #include <linux/of.h>
143 #include <linux/of_address.h>
144 
145 #include <asm/system_misc.h>
146 
147 #include "clock.h"
148 #include "omap_hwmod.h"
149 
150 #include "soc.h"
151 #include "common.h"
152 #include "clockdomain.h"
153 #include "powerdomain.h"
154 #include "cm2xxx.h"
155 #include "cm3xxx.h"
156 #include "cminst44xx.h"
157 #include "cm33xx.h"
158 #include "prm.h"
159 #include "prm3xxx.h"
160 #include "prm44xx.h"
161 #include "prm33xx.h"
162 #include "prminst44xx.h"
163 #include "mux.h"
164 #include "pm.h"
165 
166 /* Name of the OMAP hwmod for the MPU */
167 #define MPU_INITIATOR_NAME		"mpu"
168 
169 /*
170  * Number of struct omap_hwmod_link records per struct
171  * omap_hwmod_ocp_if record (master->slave and slave->master)
172  */
173 #define LINKS_PER_OCP_IF		2
174 
175 /**
176  * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
177  * @enable_module: function to enable a module (via MODULEMODE)
178  * @disable_module: function to disable a module (via MODULEMODE)
179  *
180  * XXX Eventually this functionality will be hidden inside the PRM/CM
181  * device drivers.  Until then, this should avoid huge blocks of cpu_is_*()
182  * conditionals in this code.
183  */
184 struct omap_hwmod_soc_ops {
185 	void (*enable_module)(struct omap_hwmod *oh);
186 	int (*disable_module)(struct omap_hwmod *oh);
187 	int (*wait_target_ready)(struct omap_hwmod *oh);
188 	int (*assert_hardreset)(struct omap_hwmod *oh,
189 				struct omap_hwmod_rst_info *ohri);
190 	int (*deassert_hardreset)(struct omap_hwmod *oh,
191 				  struct omap_hwmod_rst_info *ohri);
192 	int (*is_hardreset_asserted)(struct omap_hwmod *oh,
193 				     struct omap_hwmod_rst_info *ohri);
194 	int (*init_clkdm)(struct omap_hwmod *oh);
195 	void (*update_context_lost)(struct omap_hwmod *oh);
196 	int (*get_context_lost)(struct omap_hwmod *oh);
197 };
198 
199 /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
200 static struct omap_hwmod_soc_ops soc_ops;
201 
202 /* omap_hwmod_list contains all registered struct omap_hwmods */
203 static LIST_HEAD(omap_hwmod_list);
204 
205 /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
206 static struct omap_hwmod *mpu_oh;
207 
208 /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
209 static DEFINE_SPINLOCK(io_chain_lock);
210 
211 /*
212  * linkspace: ptr to a buffer that struct omap_hwmod_link records are
213  * allocated from - used to reduce the number of small memory
214  * allocations, which has a significant impact on performance
215  */
216 static struct omap_hwmod_link *linkspace;
217 
218 /*
219  * free_ls, max_ls: array indexes into linkspace; representing the
220  * next free struct omap_hwmod_link index, and the maximum number of
221  * struct omap_hwmod_link records allocated (respectively)
222  */
223 static unsigned short free_ls, max_ls, ls_supp;
224 
225 /* inited: set to true once the hwmod code is initialized */
226 static bool inited;
227 
228 /* Private functions */
229 
230 /**
231  * _fetch_next_ocp_if - return the next OCP interface in a list
232  * @p: ptr to a ptr to the list_head inside the ocp_if to return
233  * @i: pointer to the index of the element pointed to by @p in the list
234  *
235  * Return a pointer to the struct omap_hwmod_ocp_if record
236  * containing the struct list_head pointed to by @p, and increment
237  * @p such that a future call to this routine will return the next
238  * record.
239  */
240 static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
241 						    int *i)
242 {
243 	struct omap_hwmod_ocp_if *oi;
244 
245 	oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
246 	*p = (*p)->next;
247 
248 	*i = *i + 1;
249 
250 	return oi;
251 }
252 
253 /**
254  * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
255  * @oh: struct omap_hwmod *
256  *
257  * Load the current value of the hwmod OCP_SYSCONFIG register into the
258  * struct omap_hwmod for later use.  Returns -EINVAL if the hwmod has no
259  * OCP_SYSCONFIG register or 0 upon success.
260  */
261 static int _update_sysc_cache(struct omap_hwmod *oh)
262 {
263 	if (!oh->class->sysc) {
264 		WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
265 		return -EINVAL;
266 	}
267 
268 	/* XXX ensure module interface clock is up */
269 
270 	oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
271 
272 	if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
273 		oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
274 
275 	return 0;
276 }
277 
278 /**
279  * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
280  * @v: OCP_SYSCONFIG value to write
281  * @oh: struct omap_hwmod *
282  *
283  * Write @v into the module class' OCP_SYSCONFIG register, if it has
284  * one.  No return value.
285  */
286 static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
287 {
288 	if (!oh->class->sysc) {
289 		WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
290 		return;
291 	}
292 
293 	/* XXX ensure module interface clock is up */
294 
295 	/* Module might have lost context, always update cache and register */
296 	oh->_sysc_cache = v;
297 	omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
298 }
299 
300 /**
301  * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
302  * @oh: struct omap_hwmod *
303  * @standbymode: MIDLEMODE field bits
304  * @v: pointer to register contents to modify
305  *
306  * Update the master standby mode bits in @v to be @standbymode for
307  * the @oh hwmod.  Does not write to the hardware.  Returns -EINVAL
308  * upon error or 0 upon success.
309  */
310 static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
311 				   u32 *v)
312 {
313 	u32 mstandby_mask;
314 	u8 mstandby_shift;
315 
316 	if (!oh->class->sysc ||
317 	    !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
318 		return -EINVAL;
319 
320 	if (!oh->class->sysc->sysc_fields) {
321 		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
322 		return -EINVAL;
323 	}
324 
325 	mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
326 	mstandby_mask = (0x3 << mstandby_shift);
327 
328 	*v &= ~mstandby_mask;
329 	*v |= __ffs(standbymode) << mstandby_shift;
330 
331 	return 0;
332 }
333 
334 /**
335  * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
336  * @oh: struct omap_hwmod *
337  * @idlemode: SIDLEMODE field bits
338  * @v: pointer to register contents to modify
339  *
340  * Update the slave idle mode bits in @v to be @idlemode for the @oh
341  * hwmod.  Does not write to the hardware.  Returns -EINVAL upon error
342  * or 0 upon success.
343  */
344 static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
345 {
346 	u32 sidle_mask;
347 	u8 sidle_shift;
348 
349 	if (!oh->class->sysc ||
350 	    !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
351 		return -EINVAL;
352 
353 	if (!oh->class->sysc->sysc_fields) {
354 		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
355 		return -EINVAL;
356 	}
357 
358 	sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
359 	sidle_mask = (0x3 << sidle_shift);
360 
361 	*v &= ~sidle_mask;
362 	*v |= __ffs(idlemode) << sidle_shift;
363 
364 	return 0;
365 }
366 
367 /**
368  * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
369  * @oh: struct omap_hwmod *
370  * @clockact: CLOCKACTIVITY field bits
371  * @v: pointer to register contents to modify
372  *
373  * Update the clockactivity mode bits in @v to be @clockact for the
374  * @oh hwmod.  Used for additional powersaving on some modules.  Does
375  * not write to the hardware.  Returns -EINVAL upon error or 0 upon
376  * success.
377  */
378 static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
379 {
380 	u32 clkact_mask;
381 	u8  clkact_shift;
382 
383 	if (!oh->class->sysc ||
384 	    !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
385 		return -EINVAL;
386 
387 	if (!oh->class->sysc->sysc_fields) {
388 		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
389 		return -EINVAL;
390 	}
391 
392 	clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
393 	clkact_mask = (0x3 << clkact_shift);
394 
395 	*v &= ~clkact_mask;
396 	*v |= clockact << clkact_shift;
397 
398 	return 0;
399 }
400 
401 /**
402  * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
403  * @oh: struct omap_hwmod *
404  * @v: pointer to register contents to modify
405  *
406  * Set the SOFTRESET bit in @v for hwmod @oh.  Returns -EINVAL upon
407  * error or 0 upon success.
408  */
409 static int _set_softreset(struct omap_hwmod *oh, u32 *v)
410 {
411 	u32 softrst_mask;
412 
413 	if (!oh->class->sysc ||
414 	    !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
415 		return -EINVAL;
416 
417 	if (!oh->class->sysc->sysc_fields) {
418 		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
419 		return -EINVAL;
420 	}
421 
422 	softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
423 
424 	*v |= softrst_mask;
425 
426 	return 0;
427 }
428 
429 /**
430  * _wait_softreset_complete - wait for an OCP softreset to complete
431  * @oh: struct omap_hwmod * to wait on
432  *
433  * Wait until the IP block represented by @oh reports that its OCP
434  * softreset is complete.  This can be triggered by software (see
435  * _ocp_softreset()) or by hardware upon returning from off-mode (one
436  * example is HSMMC).  Waits for up to MAX_MODULE_SOFTRESET_WAIT
437  * microseconds.  Returns the number of microseconds waited.
438  */
439 static int _wait_softreset_complete(struct omap_hwmod *oh)
440 {
441 	struct omap_hwmod_class_sysconfig *sysc;
442 	u32 softrst_mask;
443 	int c = 0;
444 
445 	sysc = oh->class->sysc;
446 
447 	if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
448 		omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
449 				   & SYSS_RESETDONE_MASK),
450 				  MAX_MODULE_SOFTRESET_WAIT, c);
451 	else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
452 		softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
453 		omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
454 				    & softrst_mask),
455 				  MAX_MODULE_SOFTRESET_WAIT, c);
456 	}
457 
458 	return c;
459 }
460 
461 /**
462  * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
463  * @oh: struct omap_hwmod *
464  *
465  * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
466  * of some modules. When the DMA must perform read/write accesses, the
467  * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
468  * for power management, software must set the DMADISABLE bit back to 1.
469  *
470  * Set the DMADISABLE bit in @v for hwmod @oh.  Returns -EINVAL upon
471  * error or 0 upon success.
472  */
473 static int _set_dmadisable(struct omap_hwmod *oh)
474 {
475 	u32 v;
476 	u32 dmadisable_mask;
477 
478 	if (!oh->class->sysc ||
479 	    !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
480 		return -EINVAL;
481 
482 	if (!oh->class->sysc->sysc_fields) {
483 		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
484 		return -EINVAL;
485 	}
486 
487 	/* clocks must be on for this operation */
488 	if (oh->_state != _HWMOD_STATE_ENABLED) {
489 		pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
490 		return -EINVAL;
491 	}
492 
493 	pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
494 
495 	v = oh->_sysc_cache;
496 	dmadisable_mask =
497 		(0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
498 	v |= dmadisable_mask;
499 	_write_sysconfig(v, oh);
500 
501 	return 0;
502 }
503 
504 /**
505  * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
506  * @oh: struct omap_hwmod *
507  * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
508  * @v: pointer to register contents to modify
509  *
510  * Update the module autoidle bit in @v to be @autoidle for the @oh
511  * hwmod.  The autoidle bit controls whether the module can gate
512  * internal clocks automatically when it isn't doing anything; the
513  * exact function of this bit varies on a per-module basis.  This
514  * function does not write to the hardware.  Returns -EINVAL upon
515  * error or 0 upon success.
516  */
517 static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
518 				u32 *v)
519 {
520 	u32 autoidle_mask;
521 	u8 autoidle_shift;
522 
523 	if (!oh->class->sysc ||
524 	    !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
525 		return -EINVAL;
526 
527 	if (!oh->class->sysc->sysc_fields) {
528 		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
529 		return -EINVAL;
530 	}
531 
532 	autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
533 	autoidle_mask = (0x1 << autoidle_shift);
534 
535 	*v &= ~autoidle_mask;
536 	*v |= autoidle << autoidle_shift;
537 
538 	return 0;
539 }
540 
541 /**
542  * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
543  * @oh: struct omap_hwmod *
544  * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
545  *
546  * Set or clear the I/O pad wakeup flag in the mux entries for the
547  * hwmod @oh.  This function changes the @oh->mux->pads_dynamic array
548  * in memory.  If the hwmod is currently idled, and the new idle
549  * values don't match the previous ones, this function will also
550  * update the SCM PADCTRL registers.  Otherwise, if the hwmod is not
551  * currently idled, this function won't touch the hardware: the new
552  * mux settings are written to the SCM PADCTRL registers when the
553  * hwmod is idled.  No return value.
554  */
555 static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
556 {
557 	struct omap_device_pad *pad;
558 	bool change = false;
559 	u16 prev_idle;
560 	int j;
561 
562 	if (!oh->mux || !oh->mux->enabled)
563 		return;
564 
565 	for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
566 		pad = oh->mux->pads_dynamic[j];
567 
568 		if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
569 			continue;
570 
571 		prev_idle = pad->idle;
572 
573 		if (set_wake)
574 			pad->idle |= OMAP_WAKEUP_EN;
575 		else
576 			pad->idle &= ~OMAP_WAKEUP_EN;
577 
578 		if (prev_idle != pad->idle)
579 			change = true;
580 	}
581 
582 	if (change && oh->_state == _HWMOD_STATE_IDLE)
583 		omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
584 }
585 
586 /**
587  * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
588  * @oh: struct omap_hwmod *
589  *
590  * Allow the hardware module @oh to send wakeups.  Returns -EINVAL
591  * upon error or 0 upon success.
592  */
593 static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
594 {
595 	if (!oh->class->sysc ||
596 	    !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
597 	      (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
598 	      (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
599 		return -EINVAL;
600 
601 	if (!oh->class->sysc->sysc_fields) {
602 		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
603 		return -EINVAL;
604 	}
605 
606 	if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
607 		*v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
608 
609 	if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
610 		_set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
611 	if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
612 		_set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
613 
614 	/* XXX test pwrdm_get_wken for this hwmod's subsystem */
615 
616 	return 0;
617 }
618 
619 /**
620  * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
621  * @oh: struct omap_hwmod *
622  *
623  * Prevent the hardware module @oh to send wakeups.  Returns -EINVAL
624  * upon error or 0 upon success.
625  */
626 static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
627 {
628 	if (!oh->class->sysc ||
629 	    !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
630 	      (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
631 	      (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
632 		return -EINVAL;
633 
634 	if (!oh->class->sysc->sysc_fields) {
635 		WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
636 		return -EINVAL;
637 	}
638 
639 	if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
640 		*v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
641 
642 	if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
643 		_set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
644 	if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
645 		_set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
646 
647 	/* XXX test pwrdm_get_wken for this hwmod's subsystem */
648 
649 	return 0;
650 }
651 
652 static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
653 {
654 	struct clk_hw_omap *clk;
655 
656 	if (oh->clkdm) {
657 		return oh->clkdm;
658 	} else if (oh->_clk) {
659 		clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
660 		return  clk->clkdm;
661 	}
662 	return NULL;
663 }
664 
665 /**
666  * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
667  * @oh: struct omap_hwmod *
668  *
669  * Prevent the hardware module @oh from entering idle while the
670  * hardare module initiator @init_oh is active.  Useful when a module
671  * will be accessed by a particular initiator (e.g., if a module will
672  * be accessed by the IVA, there should be a sleepdep between the IVA
673  * initiator and the module).  Only applies to modules in smart-idle
674  * mode.  If the clockdomain is marked as not needing autodeps, return
675  * 0 without doing anything.  Otherwise, returns -EINVAL upon error or
676  * passes along clkdm_add_sleepdep() value upon success.
677  */
678 static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
679 {
680 	struct clockdomain *clkdm, *init_clkdm;
681 
682 	clkdm = _get_clkdm(oh);
683 	init_clkdm = _get_clkdm(init_oh);
684 
685 	if (!clkdm || !init_clkdm)
686 		return -EINVAL;
687 
688 	if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
689 		return 0;
690 
691 	return clkdm_add_sleepdep(clkdm, init_clkdm);
692 }
693 
694 /**
695  * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
696  * @oh: struct omap_hwmod *
697  *
698  * Allow the hardware module @oh to enter idle while the hardare
699  * module initiator @init_oh is active.  Useful when a module will not
700  * be accessed by a particular initiator (e.g., if a module will not
701  * be accessed by the IVA, there should be no sleepdep between the IVA
702  * initiator and the module).  Only applies to modules in smart-idle
703  * mode.  If the clockdomain is marked as not needing autodeps, return
704  * 0 without doing anything.  Returns -EINVAL upon error or passes
705  * along clkdm_del_sleepdep() value upon success.
706  */
707 static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
708 {
709 	struct clockdomain *clkdm, *init_clkdm;
710 
711 	clkdm = _get_clkdm(oh);
712 	init_clkdm = _get_clkdm(init_oh);
713 
714 	if (!clkdm || !init_clkdm)
715 		return -EINVAL;
716 
717 	if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
718 		return 0;
719 
720 	return clkdm_del_sleepdep(clkdm, init_clkdm);
721 }
722 
723 /**
724  * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
725  * @oh: struct omap_hwmod *
726  *
727  * Called from _init_clocks().  Populates the @oh _clk (main
728  * functional clock pointer) if a main_clk is present.  Returns 0 on
729  * success or -EINVAL on error.
730  */
731 static int _init_main_clk(struct omap_hwmod *oh)
732 {
733 	int ret = 0;
734 
735 	if (!oh->main_clk)
736 		return 0;
737 
738 	oh->_clk = clk_get(NULL, oh->main_clk);
739 	if (IS_ERR(oh->_clk)) {
740 		pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
741 			   oh->name, oh->main_clk);
742 		return -EINVAL;
743 	}
744 	/*
745 	 * HACK: This needs a re-visit once clk_prepare() is implemented
746 	 * to do something meaningful. Today its just a no-op.
747 	 * If clk_prepare() is used at some point to do things like
748 	 * voltage scaling etc, then this would have to be moved to
749 	 * some point where subsystems like i2c and pmic become
750 	 * available.
751 	 */
752 	clk_prepare(oh->_clk);
753 
754 	if (!_get_clkdm(oh))
755 		pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
756 			   oh->name, oh->main_clk);
757 
758 	return ret;
759 }
760 
761 /**
762  * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
763  * @oh: struct omap_hwmod *
764  *
765  * Called from _init_clocks().  Populates the @oh OCP slave interface
766  * clock pointers.  Returns 0 on success or -EINVAL on error.
767  */
768 static int _init_interface_clks(struct omap_hwmod *oh)
769 {
770 	struct omap_hwmod_ocp_if *os;
771 	struct list_head *p;
772 	struct clk *c;
773 	int i = 0;
774 	int ret = 0;
775 
776 	p = oh->slave_ports.next;
777 
778 	while (i < oh->slaves_cnt) {
779 		os = _fetch_next_ocp_if(&p, &i);
780 		if (!os->clk)
781 			continue;
782 
783 		c = clk_get(NULL, os->clk);
784 		if (IS_ERR(c)) {
785 			pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
786 				   oh->name, os->clk);
787 			ret = -EINVAL;
788 		}
789 		os->_clk = c;
790 		/*
791 		 * HACK: This needs a re-visit once clk_prepare() is implemented
792 		 * to do something meaningful. Today its just a no-op.
793 		 * If clk_prepare() is used at some point to do things like
794 		 * voltage scaling etc, then this would have to be moved to
795 		 * some point where subsystems like i2c and pmic become
796 		 * available.
797 		 */
798 		clk_prepare(os->_clk);
799 	}
800 
801 	return ret;
802 }
803 
804 /**
805  * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
806  * @oh: struct omap_hwmod *
807  *
808  * Called from _init_clocks().  Populates the @oh omap_hwmod_opt_clk
809  * clock pointers.  Returns 0 on success or -EINVAL on error.
810  */
811 static int _init_opt_clks(struct omap_hwmod *oh)
812 {
813 	struct omap_hwmod_opt_clk *oc;
814 	struct clk *c;
815 	int i;
816 	int ret = 0;
817 
818 	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
819 		c = clk_get(NULL, oc->clk);
820 		if (IS_ERR(c)) {
821 			pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
822 				   oh->name, oc->clk);
823 			ret = -EINVAL;
824 		}
825 		oc->_clk = c;
826 		/*
827 		 * HACK: This needs a re-visit once clk_prepare() is implemented
828 		 * to do something meaningful. Today its just a no-op.
829 		 * If clk_prepare() is used at some point to do things like
830 		 * voltage scaling etc, then this would have to be moved to
831 		 * some point where subsystems like i2c and pmic become
832 		 * available.
833 		 */
834 		clk_prepare(oc->_clk);
835 	}
836 
837 	return ret;
838 }
839 
840 /**
841  * _enable_clocks - enable hwmod main clock and interface clocks
842  * @oh: struct omap_hwmod *
843  *
844  * Enables all clocks necessary for register reads and writes to succeed
845  * on the hwmod @oh.  Returns 0.
846  */
847 static int _enable_clocks(struct omap_hwmod *oh)
848 {
849 	struct omap_hwmod_ocp_if *os;
850 	struct list_head *p;
851 	int i = 0;
852 
853 	pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
854 
855 	if (oh->_clk)
856 		clk_enable(oh->_clk);
857 
858 	p = oh->slave_ports.next;
859 
860 	while (i < oh->slaves_cnt) {
861 		os = _fetch_next_ocp_if(&p, &i);
862 
863 		if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
864 			clk_enable(os->_clk);
865 	}
866 
867 	/* The opt clocks are controlled by the device driver. */
868 
869 	return 0;
870 }
871 
872 /**
873  * _disable_clocks - disable hwmod main clock and interface clocks
874  * @oh: struct omap_hwmod *
875  *
876  * Disables the hwmod @oh main functional and interface clocks.  Returns 0.
877  */
878 static int _disable_clocks(struct omap_hwmod *oh)
879 {
880 	struct omap_hwmod_ocp_if *os;
881 	struct list_head *p;
882 	int i = 0;
883 
884 	pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
885 
886 	if (oh->_clk)
887 		clk_disable(oh->_clk);
888 
889 	p = oh->slave_ports.next;
890 
891 	while (i < oh->slaves_cnt) {
892 		os = _fetch_next_ocp_if(&p, &i);
893 
894 		if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
895 			clk_disable(os->_clk);
896 	}
897 
898 	/* The opt clocks are controlled by the device driver. */
899 
900 	return 0;
901 }
902 
903 static void _enable_optional_clocks(struct omap_hwmod *oh)
904 {
905 	struct omap_hwmod_opt_clk *oc;
906 	int i;
907 
908 	pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
909 
910 	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
911 		if (oc->_clk) {
912 			pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
913 				 __clk_get_name(oc->_clk));
914 			clk_enable(oc->_clk);
915 		}
916 }
917 
918 static void _disable_optional_clocks(struct omap_hwmod *oh)
919 {
920 	struct omap_hwmod_opt_clk *oc;
921 	int i;
922 
923 	pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
924 
925 	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
926 		if (oc->_clk) {
927 			pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
928 				 __clk_get_name(oc->_clk));
929 			clk_disable(oc->_clk);
930 		}
931 }
932 
933 /**
934  * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
935  * @oh: struct omap_hwmod *
936  *
937  * Enables the PRCM module mode related to the hwmod @oh.
938  * No return value.
939  */
940 static void _omap4_enable_module(struct omap_hwmod *oh)
941 {
942 	if (!oh->clkdm || !oh->prcm.omap4.modulemode)
943 		return;
944 
945 	pr_debug("omap_hwmod: %s: %s: %d\n",
946 		 oh->name, __func__, oh->prcm.omap4.modulemode);
947 
948 	omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
949 				   oh->clkdm->prcm_partition,
950 				   oh->clkdm->cm_inst,
951 				   oh->clkdm->clkdm_offs,
952 				   oh->prcm.omap4.clkctrl_offs);
953 }
954 
955 /**
956  * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
957  * @oh: struct omap_hwmod *
958  *
959  * Enables the PRCM module mode related to the hwmod @oh.
960  * No return value.
961  */
962 static void _am33xx_enable_module(struct omap_hwmod *oh)
963 {
964 	if (!oh->clkdm || !oh->prcm.omap4.modulemode)
965 		return;
966 
967 	pr_debug("omap_hwmod: %s: %s: %d\n",
968 		 oh->name, __func__, oh->prcm.omap4.modulemode);
969 
970 	am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
971 				oh->clkdm->clkdm_offs,
972 				oh->prcm.omap4.clkctrl_offs);
973 }
974 
975 /**
976  * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
977  * @oh: struct omap_hwmod *
978  *
979  * Wait for a module @oh to enter slave idle.  Returns 0 if the module
980  * does not have an IDLEST bit or if the module successfully enters
981  * slave idle; otherwise, pass along the return value of the
982  * appropriate *_cm*_wait_module_idle() function.
983  */
984 static int _omap4_wait_target_disable(struct omap_hwmod *oh)
985 {
986 	if (!oh)
987 		return -EINVAL;
988 
989 	if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
990 		return 0;
991 
992 	if (oh->flags & HWMOD_NO_IDLEST)
993 		return 0;
994 
995 	return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
996 					     oh->clkdm->cm_inst,
997 					     oh->clkdm->clkdm_offs,
998 					     oh->prcm.omap4.clkctrl_offs);
999 }
1000 
1001 /**
1002  * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
1003  * @oh: struct omap_hwmod *
1004  *
1005  * Wait for a module @oh to enter slave idle.  Returns 0 if the module
1006  * does not have an IDLEST bit or if the module successfully enters
1007  * slave idle; otherwise, pass along the return value of the
1008  * appropriate *_cm*_wait_module_idle() function.
1009  */
1010 static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
1011 {
1012 	if (!oh)
1013 		return -EINVAL;
1014 
1015 	if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
1016 		return 0;
1017 
1018 	if (oh->flags & HWMOD_NO_IDLEST)
1019 		return 0;
1020 
1021 	return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
1022 					     oh->clkdm->clkdm_offs,
1023 					     oh->prcm.omap4.clkctrl_offs);
1024 }
1025 
1026 /**
1027  * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
1028  * @oh: struct omap_hwmod *oh
1029  *
1030  * Count and return the number of MPU IRQs associated with the hwmod
1031  * @oh.  Used to allocate struct resource data.  Returns 0 if @oh is
1032  * NULL.
1033  */
1034 static int _count_mpu_irqs(struct omap_hwmod *oh)
1035 {
1036 	struct omap_hwmod_irq_info *ohii;
1037 	int i = 0;
1038 
1039 	if (!oh || !oh->mpu_irqs)
1040 		return 0;
1041 
1042 	do {
1043 		ohii = &oh->mpu_irqs[i++];
1044 	} while (ohii->irq != -1);
1045 
1046 	return i-1;
1047 }
1048 
1049 /**
1050  * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
1051  * @oh: struct omap_hwmod *oh
1052  *
1053  * Count and return the number of SDMA request lines associated with
1054  * the hwmod @oh.  Used to allocate struct resource data.  Returns 0
1055  * if @oh is NULL.
1056  */
1057 static int _count_sdma_reqs(struct omap_hwmod *oh)
1058 {
1059 	struct omap_hwmod_dma_info *ohdi;
1060 	int i = 0;
1061 
1062 	if (!oh || !oh->sdma_reqs)
1063 		return 0;
1064 
1065 	do {
1066 		ohdi = &oh->sdma_reqs[i++];
1067 	} while (ohdi->dma_req != -1);
1068 
1069 	return i-1;
1070 }
1071 
1072 /**
1073  * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
1074  * @oh: struct omap_hwmod *oh
1075  *
1076  * Count and return the number of address space ranges associated with
1077  * the hwmod @oh.  Used to allocate struct resource data.  Returns 0
1078  * if @oh is NULL.
1079  */
1080 static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
1081 {
1082 	struct omap_hwmod_addr_space *mem;
1083 	int i = 0;
1084 
1085 	if (!os || !os->addr)
1086 		return 0;
1087 
1088 	do {
1089 		mem = &os->addr[i++];
1090 	} while (mem->pa_start != mem->pa_end);
1091 
1092 	return i-1;
1093 }
1094 
1095 /**
1096  * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
1097  * @oh: struct omap_hwmod * to operate on
1098  * @name: pointer to the name of the MPU interrupt number to fetch (optional)
1099  * @irq: pointer to an unsigned int to store the MPU IRQ number to
1100  *
1101  * Retrieve a MPU hardware IRQ line number named by @name associated
1102  * with the IP block pointed to by @oh.  The IRQ number will be filled
1103  * into the address pointed to by @dma.  When @name is non-null, the
1104  * IRQ line number associated with the named entry will be returned.
1105  * If @name is null, the first matching entry will be returned.  Data
1106  * order is not meaningful in hwmod data, so callers are strongly
1107  * encouraged to use a non-null @name whenever possible to avoid
1108  * unpredictable effects if hwmod data is later added that causes data
1109  * ordering to change.  Returns 0 upon success or a negative error
1110  * code upon error.
1111  */
1112 static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
1113 				unsigned int *irq)
1114 {
1115 	int i;
1116 	bool found = false;
1117 
1118 	if (!oh->mpu_irqs)
1119 		return -ENOENT;
1120 
1121 	i = 0;
1122 	while (oh->mpu_irqs[i].irq != -1) {
1123 		if (name == oh->mpu_irqs[i].name ||
1124 		    !strcmp(name, oh->mpu_irqs[i].name)) {
1125 			found = true;
1126 			break;
1127 		}
1128 		i++;
1129 	}
1130 
1131 	if (!found)
1132 		return -ENOENT;
1133 
1134 	*irq = oh->mpu_irqs[i].irq;
1135 
1136 	return 0;
1137 }
1138 
1139 /**
1140  * _get_sdma_req_by_name - fetch SDMA request line ID by name
1141  * @oh: struct omap_hwmod * to operate on
1142  * @name: pointer to the name of the SDMA request line to fetch (optional)
1143  * @dma: pointer to an unsigned int to store the request line ID to
1144  *
1145  * Retrieve an SDMA request line ID named by @name on the IP block
1146  * pointed to by @oh.  The ID will be filled into the address pointed
1147  * to by @dma.  When @name is non-null, the request line ID associated
1148  * with the named entry will be returned.  If @name is null, the first
1149  * matching entry will be returned.  Data order is not meaningful in
1150  * hwmod data, so callers are strongly encouraged to use a non-null
1151  * @name whenever possible to avoid unpredictable effects if hwmod
1152  * data is later added that causes data ordering to change.  Returns 0
1153  * upon success or a negative error code upon error.
1154  */
1155 static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
1156 				 unsigned int *dma)
1157 {
1158 	int i;
1159 	bool found = false;
1160 
1161 	if (!oh->sdma_reqs)
1162 		return -ENOENT;
1163 
1164 	i = 0;
1165 	while (oh->sdma_reqs[i].dma_req != -1) {
1166 		if (name == oh->sdma_reqs[i].name ||
1167 		    !strcmp(name, oh->sdma_reqs[i].name)) {
1168 			found = true;
1169 			break;
1170 		}
1171 		i++;
1172 	}
1173 
1174 	if (!found)
1175 		return -ENOENT;
1176 
1177 	*dma = oh->sdma_reqs[i].dma_req;
1178 
1179 	return 0;
1180 }
1181 
1182 /**
1183  * _get_addr_space_by_name - fetch address space start & end by name
1184  * @oh: struct omap_hwmod * to operate on
1185  * @name: pointer to the name of the address space to fetch (optional)
1186  * @pa_start: pointer to a u32 to store the starting address to
1187  * @pa_end: pointer to a u32 to store the ending address to
1188  *
1189  * Retrieve address space start and end addresses for the IP block
1190  * pointed to by @oh.  The data will be filled into the addresses
1191  * pointed to by @pa_start and @pa_end.  When @name is non-null, the
1192  * address space data associated with the named entry will be
1193  * returned.  If @name is null, the first matching entry will be
1194  * returned.  Data order is not meaningful in hwmod data, so callers
1195  * are strongly encouraged to use a non-null @name whenever possible
1196  * to avoid unpredictable effects if hwmod data is later added that
1197  * causes data ordering to change.  Returns 0 upon success or a
1198  * negative error code upon error.
1199  */
1200 static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
1201 				   u32 *pa_start, u32 *pa_end)
1202 {
1203 	int i, j;
1204 	struct omap_hwmod_ocp_if *os;
1205 	struct list_head *p = NULL;
1206 	bool found = false;
1207 
1208 	p = oh->slave_ports.next;
1209 
1210 	i = 0;
1211 	while (i < oh->slaves_cnt) {
1212 		os = _fetch_next_ocp_if(&p, &i);
1213 
1214 		if (!os->addr)
1215 			return -ENOENT;
1216 
1217 		j = 0;
1218 		while (os->addr[j].pa_start != os->addr[j].pa_end) {
1219 			if (name == os->addr[j].name ||
1220 			    !strcmp(name, os->addr[j].name)) {
1221 				found = true;
1222 				break;
1223 			}
1224 			j++;
1225 		}
1226 
1227 		if (found)
1228 			break;
1229 	}
1230 
1231 	if (!found)
1232 		return -ENOENT;
1233 
1234 	*pa_start = os->addr[j].pa_start;
1235 	*pa_end = os->addr[j].pa_end;
1236 
1237 	return 0;
1238 }
1239 
1240 /**
1241  * _save_mpu_port_index - find and save the index to @oh's MPU port
1242  * @oh: struct omap_hwmod *
1243  *
1244  * Determines the array index of the OCP slave port that the MPU uses
1245  * to address the device, and saves it into the struct omap_hwmod.
1246  * Intended to be called during hwmod registration only. No return
1247  * value.
1248  */
1249 static void __init _save_mpu_port_index(struct omap_hwmod *oh)
1250 {
1251 	struct omap_hwmod_ocp_if *os = NULL;
1252 	struct list_head *p;
1253 	int i = 0;
1254 
1255 	if (!oh)
1256 		return;
1257 
1258 	oh->_int_flags |= _HWMOD_NO_MPU_PORT;
1259 
1260 	p = oh->slave_ports.next;
1261 
1262 	while (i < oh->slaves_cnt) {
1263 		os = _fetch_next_ocp_if(&p, &i);
1264 		if (os->user & OCP_USER_MPU) {
1265 			oh->_mpu_port = os;
1266 			oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
1267 			break;
1268 		}
1269 	}
1270 
1271 	return;
1272 }
1273 
1274 /**
1275  * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
1276  * @oh: struct omap_hwmod *
1277  *
1278  * Given a pointer to a struct omap_hwmod record @oh, return a pointer
1279  * to the struct omap_hwmod_ocp_if record that is used by the MPU to
1280  * communicate with the IP block.  This interface need not be directly
1281  * connected to the MPU (and almost certainly is not), but is directly
1282  * connected to the IP block represented by @oh.  Returns a pointer
1283  * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
1284  * error or if there does not appear to be a path from the MPU to this
1285  * IP block.
1286  */
1287 static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
1288 {
1289 	if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
1290 		return NULL;
1291 
1292 	return oh->_mpu_port;
1293 };
1294 
1295 /**
1296  * _find_mpu_rt_addr_space - return MPU register target address space for @oh
1297  * @oh: struct omap_hwmod *
1298  *
1299  * Returns a pointer to the struct omap_hwmod_addr_space record representing
1300  * the register target MPU address space; or returns NULL upon error.
1301  */
1302 static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
1303 {
1304 	struct omap_hwmod_ocp_if *os;
1305 	struct omap_hwmod_addr_space *mem;
1306 	int found = 0, i = 0;
1307 
1308 	os = _find_mpu_rt_port(oh);
1309 	if (!os || !os->addr)
1310 		return NULL;
1311 
1312 	do {
1313 		mem = &os->addr[i++];
1314 		if (mem->flags & ADDR_TYPE_RT)
1315 			found = 1;
1316 	} while (!found && mem->pa_start != mem->pa_end);
1317 
1318 	return (found) ? mem : NULL;
1319 }
1320 
1321 /**
1322  * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
1323  * @oh: struct omap_hwmod *
1324  *
1325  * Ensure that the OCP_SYSCONFIG register for the IP block represented
1326  * by @oh is set to indicate to the PRCM that the IP block is active.
1327  * Usually this means placing the module into smart-idle mode and
1328  * smart-standby, but if there is a bug in the automatic idle handling
1329  * for the IP block, it may need to be placed into the force-idle or
1330  * no-idle variants of these modes.  No return value.
1331  */
1332 static void _enable_sysc(struct omap_hwmod *oh)
1333 {
1334 	u8 idlemode, sf;
1335 	u32 v;
1336 	bool clkdm_act;
1337 	struct clockdomain *clkdm;
1338 
1339 	if (!oh->class->sysc)
1340 		return;
1341 
1342 	/*
1343 	 * Wait until reset has completed, this is needed as the IP
1344 	 * block is reset automatically by hardware in some cases
1345 	 * (off-mode for example), and the drivers require the
1346 	 * IP to be ready when they access it
1347 	 */
1348 	if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1349 		_enable_optional_clocks(oh);
1350 	_wait_softreset_complete(oh);
1351 	if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1352 		_disable_optional_clocks(oh);
1353 
1354 	v = oh->_sysc_cache;
1355 	sf = oh->class->sysc->sysc_flags;
1356 
1357 	clkdm = _get_clkdm(oh);
1358 	if (sf & SYSC_HAS_SIDLEMODE) {
1359 		if (oh->flags & HWMOD_SWSUP_SIDLE ||
1360 		    oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
1361 			idlemode = HWMOD_IDLEMODE_NO;
1362 		} else {
1363 			if (sf & SYSC_HAS_ENAWAKEUP)
1364 				_enable_wakeup(oh, &v);
1365 			if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1366 				idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1367 			else
1368 				idlemode = HWMOD_IDLEMODE_SMART;
1369 		}
1370 
1371 		/*
1372 		 * This is special handling for some IPs like
1373 		 * 32k sync timer. Force them to idle!
1374 		 */
1375 		clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
1376 		if (clkdm_act && !(oh->class->sysc->idlemodes &
1377 				   (SIDLE_SMART | SIDLE_SMART_WKUP)))
1378 			idlemode = HWMOD_IDLEMODE_FORCE;
1379 
1380 		_set_slave_idlemode(oh, idlemode, &v);
1381 	}
1382 
1383 	if (sf & SYSC_HAS_MIDLEMODE) {
1384 		if (oh->flags & HWMOD_FORCE_MSTANDBY) {
1385 			idlemode = HWMOD_IDLEMODE_FORCE;
1386 		} else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
1387 			idlemode = HWMOD_IDLEMODE_NO;
1388 		} else {
1389 			if (sf & SYSC_HAS_ENAWAKEUP)
1390 				_enable_wakeup(oh, &v);
1391 			if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1392 				idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1393 			else
1394 				idlemode = HWMOD_IDLEMODE_SMART;
1395 		}
1396 		_set_master_standbymode(oh, idlemode, &v);
1397 	}
1398 
1399 	/*
1400 	 * XXX The clock framework should handle this, by
1401 	 * calling into this code.  But this must wait until the
1402 	 * clock structures are tagged with omap_hwmod entries
1403 	 */
1404 	if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
1405 	    (sf & SYSC_HAS_CLOCKACTIVITY))
1406 		_set_clockactivity(oh, oh->class->sysc->clockact, &v);
1407 
1408 	/* If the cached value is the same as the new value, skip the write */
1409 	if (oh->_sysc_cache != v)
1410 		_write_sysconfig(v, oh);
1411 
1412 	/*
1413 	 * Set the autoidle bit only after setting the smartidle bit
1414 	 * Setting this will not have any impact on the other modules.
1415 	 */
1416 	if (sf & SYSC_HAS_AUTOIDLE) {
1417 		idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
1418 			0 : 1;
1419 		_set_module_autoidle(oh, idlemode, &v);
1420 		_write_sysconfig(v, oh);
1421 	}
1422 }
1423 
1424 /**
1425  * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
1426  * @oh: struct omap_hwmod *
1427  *
1428  * If module is marked as SWSUP_SIDLE, force the module into slave
1429  * idle; otherwise, configure it for smart-idle.  If module is marked
1430  * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
1431  * configure it for smart-standby.  No return value.
1432  */
1433 static void _idle_sysc(struct omap_hwmod *oh)
1434 {
1435 	u8 idlemode, sf;
1436 	u32 v;
1437 
1438 	if (!oh->class->sysc)
1439 		return;
1440 
1441 	v = oh->_sysc_cache;
1442 	sf = oh->class->sysc->sysc_flags;
1443 
1444 	if (sf & SYSC_HAS_SIDLEMODE) {
1445 		if (oh->flags & HWMOD_SWSUP_SIDLE) {
1446 			idlemode = HWMOD_IDLEMODE_FORCE;
1447 		} else {
1448 			if (sf & SYSC_HAS_ENAWAKEUP)
1449 				_enable_wakeup(oh, &v);
1450 			if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1451 				idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1452 			else
1453 				idlemode = HWMOD_IDLEMODE_SMART;
1454 		}
1455 		_set_slave_idlemode(oh, idlemode, &v);
1456 	}
1457 
1458 	if (sf & SYSC_HAS_MIDLEMODE) {
1459 		if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
1460 		    (oh->flags & HWMOD_FORCE_MSTANDBY)) {
1461 			idlemode = HWMOD_IDLEMODE_FORCE;
1462 		} else {
1463 			if (sf & SYSC_HAS_ENAWAKEUP)
1464 				_enable_wakeup(oh, &v);
1465 			if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1466 				idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1467 			else
1468 				idlemode = HWMOD_IDLEMODE_SMART;
1469 		}
1470 		_set_master_standbymode(oh, idlemode, &v);
1471 	}
1472 
1473 	_write_sysconfig(v, oh);
1474 }
1475 
1476 /**
1477  * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
1478  * @oh: struct omap_hwmod *
1479  *
1480  * Force the module into slave idle and master suspend. No return
1481  * value.
1482  */
1483 static void _shutdown_sysc(struct omap_hwmod *oh)
1484 {
1485 	u32 v;
1486 	u8 sf;
1487 
1488 	if (!oh->class->sysc)
1489 		return;
1490 
1491 	v = oh->_sysc_cache;
1492 	sf = oh->class->sysc->sysc_flags;
1493 
1494 	if (sf & SYSC_HAS_SIDLEMODE)
1495 		_set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
1496 
1497 	if (sf & SYSC_HAS_MIDLEMODE)
1498 		_set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
1499 
1500 	if (sf & SYSC_HAS_AUTOIDLE)
1501 		_set_module_autoidle(oh, 1, &v);
1502 
1503 	_write_sysconfig(v, oh);
1504 }
1505 
1506 /**
1507  * _lookup - find an omap_hwmod by name
1508  * @name: find an omap_hwmod by name
1509  *
1510  * Return a pointer to an omap_hwmod by name, or NULL if not found.
1511  */
1512 static struct omap_hwmod *_lookup(const char *name)
1513 {
1514 	struct omap_hwmod *oh, *temp_oh;
1515 
1516 	oh = NULL;
1517 
1518 	list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
1519 		if (!strcmp(name, temp_oh->name)) {
1520 			oh = temp_oh;
1521 			break;
1522 		}
1523 	}
1524 
1525 	return oh;
1526 }
1527 
1528 /**
1529  * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
1530  * @oh: struct omap_hwmod *
1531  *
1532  * Convert a clockdomain name stored in a struct omap_hwmod into a
1533  * clockdomain pointer, and save it into the struct omap_hwmod.
1534  * Return -EINVAL if the clkdm_name lookup failed.
1535  */
1536 static int _init_clkdm(struct omap_hwmod *oh)
1537 {
1538 	if (!oh->clkdm_name) {
1539 		pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
1540 		return 0;
1541 	}
1542 
1543 	oh->clkdm = clkdm_lookup(oh->clkdm_name);
1544 	if (!oh->clkdm) {
1545 		pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
1546 			oh->name, oh->clkdm_name);
1547 		return -EINVAL;
1548 	}
1549 
1550 	pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
1551 		oh->name, oh->clkdm_name);
1552 
1553 	return 0;
1554 }
1555 
1556 /**
1557  * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
1558  * well the clockdomain.
1559  * @oh: struct omap_hwmod *
1560  * @data: not used; pass NULL
1561  *
1562  * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
1563  * Resolves all clock names embedded in the hwmod.  Returns 0 on
1564  * success, or a negative error code on failure.
1565  */
1566 static int _init_clocks(struct omap_hwmod *oh, void *data)
1567 {
1568 	int ret = 0;
1569 
1570 	if (oh->_state != _HWMOD_STATE_REGISTERED)
1571 		return 0;
1572 
1573 	pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
1574 
1575 	if (soc_ops.init_clkdm)
1576 		ret |= soc_ops.init_clkdm(oh);
1577 
1578 	ret |= _init_main_clk(oh);
1579 	ret |= _init_interface_clks(oh);
1580 	ret |= _init_opt_clks(oh);
1581 
1582 	if (!ret)
1583 		oh->_state = _HWMOD_STATE_CLKS_INITED;
1584 	else
1585 		pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
1586 
1587 	return ret;
1588 }
1589 
1590 /**
1591  * _lookup_hardreset - fill register bit info for this hwmod/reset line
1592  * @oh: struct omap_hwmod *
1593  * @name: name of the reset line in the context of this hwmod
1594  * @ohri: struct omap_hwmod_rst_info * that this function will fill in
1595  *
1596  * Return the bit position of the reset line that match the
1597  * input name. Return -ENOENT if not found.
1598  */
1599 static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
1600 			     struct omap_hwmod_rst_info *ohri)
1601 {
1602 	int i;
1603 
1604 	for (i = 0; i < oh->rst_lines_cnt; i++) {
1605 		const char *rst_line = oh->rst_lines[i].name;
1606 		if (!strcmp(rst_line, name)) {
1607 			ohri->rst_shift = oh->rst_lines[i].rst_shift;
1608 			ohri->st_shift = oh->rst_lines[i].st_shift;
1609 			pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
1610 				 oh->name, __func__, rst_line, ohri->rst_shift,
1611 				 ohri->st_shift);
1612 
1613 			return 0;
1614 		}
1615 	}
1616 
1617 	return -ENOENT;
1618 }
1619 
1620 /**
1621  * _assert_hardreset - assert the HW reset line of submodules
1622  * contained in the hwmod module.
1623  * @oh: struct omap_hwmod *
1624  * @name: name of the reset line to lookup and assert
1625  *
1626  * Some IP like dsp, ipu or iva contain processor that require an HW
1627  * reset line to be assert / deassert in order to enable fully the IP.
1628  * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1629  * asserting the hardreset line on the currently-booted SoC, or passes
1630  * along the return value from _lookup_hardreset() or the SoC's
1631  * assert_hardreset code.
1632  */
1633 static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
1634 {
1635 	struct omap_hwmod_rst_info ohri;
1636 	int ret = -EINVAL;
1637 
1638 	if (!oh)
1639 		return -EINVAL;
1640 
1641 	if (!soc_ops.assert_hardreset)
1642 		return -ENOSYS;
1643 
1644 	ret = _lookup_hardreset(oh, name, &ohri);
1645 	if (ret < 0)
1646 		return ret;
1647 
1648 	ret = soc_ops.assert_hardreset(oh, &ohri);
1649 
1650 	return ret;
1651 }
1652 
1653 /**
1654  * _deassert_hardreset - deassert the HW reset line of submodules contained
1655  * in the hwmod module.
1656  * @oh: struct omap_hwmod *
1657  * @name: name of the reset line to look up and deassert
1658  *
1659  * Some IP like dsp, ipu or iva contain processor that require an HW
1660  * reset line to be assert / deassert in order to enable fully the IP.
1661  * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1662  * deasserting the hardreset line on the currently-booted SoC, or passes
1663  * along the return value from _lookup_hardreset() or the SoC's
1664  * deassert_hardreset code.
1665  */
1666 static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
1667 {
1668 	struct omap_hwmod_rst_info ohri;
1669 	int ret = -EINVAL;
1670 	int hwsup = 0;
1671 
1672 	if (!oh)
1673 		return -EINVAL;
1674 
1675 	if (!soc_ops.deassert_hardreset)
1676 		return -ENOSYS;
1677 
1678 	ret = _lookup_hardreset(oh, name, &ohri);
1679 	if (ret < 0)
1680 		return ret;
1681 
1682 	if (oh->clkdm) {
1683 		/*
1684 		 * A clockdomain must be in SW_SUP otherwise reset
1685 		 * might not be completed. The clockdomain can be set
1686 		 * in HW_AUTO only when the module become ready.
1687 		 */
1688 		hwsup = clkdm_in_hwsup(oh->clkdm);
1689 		ret = clkdm_hwmod_enable(oh->clkdm, oh);
1690 		if (ret) {
1691 			WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1692 			     oh->name, oh->clkdm->name, ret);
1693 			return ret;
1694 		}
1695 	}
1696 
1697 	_enable_clocks(oh);
1698 	if (soc_ops.enable_module)
1699 		soc_ops.enable_module(oh);
1700 
1701 	ret = soc_ops.deassert_hardreset(oh, &ohri);
1702 
1703 	if (soc_ops.disable_module)
1704 		soc_ops.disable_module(oh);
1705 	_disable_clocks(oh);
1706 
1707 	if (ret == -EBUSY)
1708 		pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
1709 
1710 	if (!ret) {
1711 		/*
1712 		 * Set the clockdomain to HW_AUTO, assuming that the
1713 		 * previous state was HW_AUTO.
1714 		 */
1715 		if (oh->clkdm && hwsup)
1716 			clkdm_allow_idle(oh->clkdm);
1717 	} else {
1718 		if (oh->clkdm)
1719 			clkdm_hwmod_disable(oh->clkdm, oh);
1720 	}
1721 
1722 	return ret;
1723 }
1724 
1725 /**
1726  * _read_hardreset - read the HW reset line state of submodules
1727  * contained in the hwmod module
1728  * @oh: struct omap_hwmod *
1729  * @name: name of the reset line to look up and read
1730  *
1731  * Return the state of the reset line.  Returns -EINVAL if @oh is
1732  * null, -ENOSYS if we have no way of reading the hardreset line
1733  * status on the currently-booted SoC, or passes along the return
1734  * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
1735  * code.
1736  */
1737 static int _read_hardreset(struct omap_hwmod *oh, const char *name)
1738 {
1739 	struct omap_hwmod_rst_info ohri;
1740 	int ret = -EINVAL;
1741 
1742 	if (!oh)
1743 		return -EINVAL;
1744 
1745 	if (!soc_ops.is_hardreset_asserted)
1746 		return -ENOSYS;
1747 
1748 	ret = _lookup_hardreset(oh, name, &ohri);
1749 	if (ret < 0)
1750 		return ret;
1751 
1752 	return soc_ops.is_hardreset_asserted(oh, &ohri);
1753 }
1754 
1755 /**
1756  * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
1757  * @oh: struct omap_hwmod *
1758  *
1759  * If all hardreset lines associated with @oh are asserted, then return true.
1760  * Otherwise, if part of @oh is out hardreset or if no hardreset lines
1761  * associated with @oh are asserted, then return false.
1762  * This function is used to avoid executing some parts of the IP block
1763  * enable/disable sequence if its hardreset line is set.
1764  */
1765 static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
1766 {
1767 	int i, rst_cnt = 0;
1768 
1769 	if (oh->rst_lines_cnt == 0)
1770 		return false;
1771 
1772 	for (i = 0; i < oh->rst_lines_cnt; i++)
1773 		if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1774 			rst_cnt++;
1775 
1776 	if (oh->rst_lines_cnt == rst_cnt)
1777 		return true;
1778 
1779 	return false;
1780 }
1781 
1782 /**
1783  * _are_any_hardreset_lines_asserted - return true if any part of @oh is
1784  * hard-reset
1785  * @oh: struct omap_hwmod *
1786  *
1787  * If any hardreset lines associated with @oh are asserted, then
1788  * return true.  Otherwise, if no hardreset lines associated with @oh
1789  * are asserted, or if @oh has no hardreset lines, then return false.
1790  * This function is used to avoid executing some parts of the IP block
1791  * enable/disable sequence if any hardreset line is set.
1792  */
1793 static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
1794 {
1795 	int rst_cnt = 0;
1796 	int i;
1797 
1798 	for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
1799 		if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1800 			rst_cnt++;
1801 
1802 	return (rst_cnt) ? true : false;
1803 }
1804 
1805 /**
1806  * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
1807  * @oh: struct omap_hwmod *
1808  *
1809  * Disable the PRCM module mode related to the hwmod @oh.
1810  * Return EINVAL if the modulemode is not supported and 0 in case of success.
1811  */
1812 static int _omap4_disable_module(struct omap_hwmod *oh)
1813 {
1814 	int v;
1815 
1816 	if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1817 		return -EINVAL;
1818 
1819 	/*
1820 	 * Since integration code might still be doing something, only
1821 	 * disable if all lines are under hardreset.
1822 	 */
1823 	if (_are_any_hardreset_lines_asserted(oh))
1824 		return 0;
1825 
1826 	pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1827 
1828 	omap4_cminst_module_disable(oh->clkdm->prcm_partition,
1829 				    oh->clkdm->cm_inst,
1830 				    oh->clkdm->clkdm_offs,
1831 				    oh->prcm.omap4.clkctrl_offs);
1832 
1833 	v = _omap4_wait_target_disable(oh);
1834 	if (v)
1835 		pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1836 			oh->name);
1837 
1838 	return 0;
1839 }
1840 
1841 /**
1842  * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
1843  * @oh: struct omap_hwmod *
1844  *
1845  * Disable the PRCM module mode related to the hwmod @oh.
1846  * Return EINVAL if the modulemode is not supported and 0 in case of success.
1847  */
1848 static int _am33xx_disable_module(struct omap_hwmod *oh)
1849 {
1850 	int v;
1851 
1852 	if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1853 		return -EINVAL;
1854 
1855 	pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1856 
1857 	if (_are_any_hardreset_lines_asserted(oh))
1858 		return 0;
1859 
1860 	am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
1861 				 oh->prcm.omap4.clkctrl_offs);
1862 
1863 	v = _am33xx_wait_target_disable(oh);
1864 	if (v)
1865 		pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1866 			oh->name);
1867 
1868 	return 0;
1869 }
1870 
1871 /**
1872  * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
1873  * @oh: struct omap_hwmod *
1874  *
1875  * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit.  hwmod must be
1876  * enabled for this to work.  Returns -ENOENT if the hwmod cannot be
1877  * reset this way, -EINVAL if the hwmod is in the wrong state,
1878  * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
1879  *
1880  * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
1881  * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
1882  * use the SYSCONFIG softreset bit to provide the status.
1883  *
1884  * Note that some IP like McBSP do have reset control but don't have
1885  * reset status.
1886  */
1887 static int _ocp_softreset(struct omap_hwmod *oh)
1888 {
1889 	u32 v;
1890 	int c = 0;
1891 	int ret = 0;
1892 
1893 	if (!oh->class->sysc ||
1894 	    !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
1895 		return -ENOENT;
1896 
1897 	/* clocks must be on for this operation */
1898 	if (oh->_state != _HWMOD_STATE_ENABLED) {
1899 		pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
1900 			oh->name);
1901 		return -EINVAL;
1902 	}
1903 
1904 	/* For some modules, all optionnal clocks need to be enabled as well */
1905 	if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1906 		_enable_optional_clocks(oh);
1907 
1908 	pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
1909 
1910 	v = oh->_sysc_cache;
1911 	ret = _set_softreset(oh, &v);
1912 	if (ret)
1913 		goto dis_opt_clks;
1914 	_write_sysconfig(v, oh);
1915 
1916 	if (oh->class->sysc->srst_udelay)
1917 		udelay(oh->class->sysc->srst_udelay);
1918 
1919 	c = _wait_softreset_complete(oh);
1920 	if (c == MAX_MODULE_SOFTRESET_WAIT)
1921 		pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
1922 			   oh->name, MAX_MODULE_SOFTRESET_WAIT);
1923 	else
1924 		pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
1925 
1926 	/*
1927 	 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
1928 	 * _wait_target_ready() or _reset()
1929 	 */
1930 
1931 	ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
1932 
1933 dis_opt_clks:
1934 	if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1935 		_disable_optional_clocks(oh);
1936 
1937 	return ret;
1938 }
1939 
1940 /**
1941  * _reset - reset an omap_hwmod
1942  * @oh: struct omap_hwmod *
1943  *
1944  * Resets an omap_hwmod @oh.  If the module has a custom reset
1945  * function pointer defined, then call it to reset the IP block, and
1946  * pass along its return value to the caller.  Otherwise, if the IP
1947  * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
1948  * associated with it, call a function to reset the IP block via that
1949  * method, and pass along the return value to the caller.  Finally, if
1950  * the IP block has some hardreset lines associated with it, assert
1951  * all of those, but do _not_ deassert them. (This is because driver
1952  * authors have expressed an apparent requirement to control the
1953  * deassertion of the hardreset lines themselves.)
1954  *
1955  * The default software reset mechanism for most OMAP IP blocks is
1956  * triggered via the OCP_SYSCONFIG.SOFTRESET bit.  However, some
1957  * hwmods cannot be reset via this method.  Some are not targets and
1958  * therefore have no OCP header registers to access.  Others (like the
1959  * IVA) have idiosyncratic reset sequences.  So for these relatively
1960  * rare cases, custom reset code can be supplied in the struct
1961  * omap_hwmod_class .reset function pointer.
1962  *
1963  * _set_dmadisable() is called to set the DMADISABLE bit so that it
1964  * does not prevent idling of the system. This is necessary for cases
1965  * where ROMCODE/BOOTLOADER uses dma and transfers control to the
1966  * kernel without disabling dma.
1967  *
1968  * Passes along the return value from either _ocp_softreset() or the
1969  * custom reset function - these must return -EINVAL if the hwmod
1970  * cannot be reset this way or if the hwmod is in the wrong state,
1971  * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
1972  */
1973 static int _reset(struct omap_hwmod *oh)
1974 {
1975 	int i, r;
1976 
1977 	pr_debug("omap_hwmod: %s: resetting\n", oh->name);
1978 
1979 	if (oh->class->reset) {
1980 		r = oh->class->reset(oh);
1981 	} else {
1982 		if (oh->rst_lines_cnt > 0) {
1983 			for (i = 0; i < oh->rst_lines_cnt; i++)
1984 				_assert_hardreset(oh, oh->rst_lines[i].name);
1985 			return 0;
1986 		} else {
1987 			r = _ocp_softreset(oh);
1988 			if (r == -ENOENT)
1989 				r = 0;
1990 		}
1991 	}
1992 
1993 	_set_dmadisable(oh);
1994 
1995 	/*
1996 	 * OCP_SYSCONFIG bits need to be reprogrammed after a
1997 	 * softreset.  The _enable() function should be split to avoid
1998 	 * the rewrite of the OCP_SYSCONFIG register.
1999 	 */
2000 	if (oh->class->sysc) {
2001 		_update_sysc_cache(oh);
2002 		_enable_sysc(oh);
2003 	}
2004 
2005 	return r;
2006 }
2007 
2008 /**
2009  * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
2010  *
2011  * Call the appropriate PRM function to clear any logged I/O chain
2012  * wakeups and to reconfigure the chain.  This apparently needs to be
2013  * done upon every mux change.  Since hwmods can be concurrently
2014  * enabled and idled, hold a spinlock around the I/O chain
2015  * reconfiguration sequence.  No return value.
2016  *
2017  * XXX When the PRM code is moved to drivers, this function can be removed,
2018  * as the PRM infrastructure should abstract this.
2019  */
2020 static void _reconfigure_io_chain(void)
2021 {
2022 	unsigned long flags;
2023 
2024 	spin_lock_irqsave(&io_chain_lock, flags);
2025 
2026 	if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
2027 		omap3xxx_prm_reconfigure_io_chain();
2028 	else if (cpu_is_omap44xx())
2029 		omap44xx_prm_reconfigure_io_chain();
2030 
2031 	spin_unlock_irqrestore(&io_chain_lock, flags);
2032 }
2033 
2034 /**
2035  * _omap4_update_context_lost - increment hwmod context loss counter if
2036  * hwmod context was lost, and clear hardware context loss reg
2037  * @oh: hwmod to check for context loss
2038  *
2039  * If the PRCM indicates that the hwmod @oh lost context, increment
2040  * our in-memory context loss counter, and clear the RM_*_CONTEXT
2041  * bits. No return value.
2042  */
2043 static void _omap4_update_context_lost(struct omap_hwmod *oh)
2044 {
2045 	if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
2046 		return;
2047 
2048 	if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2049 					  oh->clkdm->pwrdm.ptr->prcm_offs,
2050 					  oh->prcm.omap4.context_offs))
2051 		return;
2052 
2053 	oh->prcm.omap4.context_lost_counter++;
2054 	prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2055 					 oh->clkdm->pwrdm.ptr->prcm_offs,
2056 					 oh->prcm.omap4.context_offs);
2057 }
2058 
2059 /**
2060  * _omap4_get_context_lost - get context loss counter for a hwmod
2061  * @oh: hwmod to get context loss counter for
2062  *
2063  * Returns the in-memory context loss counter for a hwmod.
2064  */
2065 static int _omap4_get_context_lost(struct omap_hwmod *oh)
2066 {
2067 	return oh->prcm.omap4.context_lost_counter;
2068 }
2069 
2070 /**
2071  * _enable_preprogram - Pre-program an IP block during the _enable() process
2072  * @oh: struct omap_hwmod *
2073  *
2074  * Some IP blocks (such as AESS) require some additional programming
2075  * after enable before they can enter idle.  If a function pointer to
2076  * do so is present in the hwmod data, then call it and pass along the
2077  * return value; otherwise, return 0.
2078  */
2079 static int _enable_preprogram(struct omap_hwmod *oh)
2080 {
2081 	if (!oh->class->enable_preprogram)
2082 		return 0;
2083 
2084 	return oh->class->enable_preprogram(oh);
2085 }
2086 
2087 /**
2088  * _enable - enable an omap_hwmod
2089  * @oh: struct omap_hwmod *
2090  *
2091  * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
2092  * register target.  Returns -EINVAL if the hwmod is in the wrong
2093  * state or passes along the return value of _wait_target_ready().
2094  */
2095 static int _enable(struct omap_hwmod *oh)
2096 {
2097 	int r;
2098 	int hwsup = 0;
2099 
2100 	pr_debug("omap_hwmod: %s: enabling\n", oh->name);
2101 
2102 	/*
2103 	 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
2104 	 * state at init.  Now that someone is really trying to enable
2105 	 * them, just ensure that the hwmod mux is set.
2106 	 */
2107 	if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
2108 		/*
2109 		 * If the caller has mux data populated, do the mux'ing
2110 		 * which wouldn't have been done as part of the _enable()
2111 		 * done during setup.
2112 		 */
2113 		if (oh->mux)
2114 			omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
2115 
2116 		oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
2117 		return 0;
2118 	}
2119 
2120 	if (oh->_state != _HWMOD_STATE_INITIALIZED &&
2121 	    oh->_state != _HWMOD_STATE_IDLE &&
2122 	    oh->_state != _HWMOD_STATE_DISABLED) {
2123 		WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
2124 			oh->name);
2125 		return -EINVAL;
2126 	}
2127 
2128 	/*
2129 	 * If an IP block contains HW reset lines and all of them are
2130 	 * asserted, we let integration code associated with that
2131 	 * block handle the enable.  We've received very little
2132 	 * information on what those driver authors need, and until
2133 	 * detailed information is provided and the driver code is
2134 	 * posted to the public lists, this is probably the best we
2135 	 * can do.
2136 	 */
2137 	if (_are_all_hardreset_lines_asserted(oh))
2138 		return 0;
2139 
2140 	/* Mux pins for device runtime if populated */
2141 	if (oh->mux && (!oh->mux->enabled ||
2142 			((oh->_state == _HWMOD_STATE_IDLE) &&
2143 			 oh->mux->pads_dynamic))) {
2144 		omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
2145 		_reconfigure_io_chain();
2146 	}
2147 
2148 	_add_initiator_dep(oh, mpu_oh);
2149 
2150 	if (oh->clkdm) {
2151 		/*
2152 		 * A clockdomain must be in SW_SUP before enabling
2153 		 * completely the module. The clockdomain can be set
2154 		 * in HW_AUTO only when the module become ready.
2155 		 */
2156 		hwsup = clkdm_in_hwsup(oh->clkdm) &&
2157 			!clkdm_missing_idle_reporting(oh->clkdm);
2158 		r = clkdm_hwmod_enable(oh->clkdm, oh);
2159 		if (r) {
2160 			WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
2161 			     oh->name, oh->clkdm->name, r);
2162 			return r;
2163 		}
2164 	}
2165 
2166 	_enable_clocks(oh);
2167 	if (soc_ops.enable_module)
2168 		soc_ops.enable_module(oh);
2169 	if (oh->flags & HWMOD_BLOCK_WFI)
2170 		cpu_idle_poll_ctrl(true);
2171 
2172 	if (soc_ops.update_context_lost)
2173 		soc_ops.update_context_lost(oh);
2174 
2175 	r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
2176 		-EINVAL;
2177 	if (!r) {
2178 		/*
2179 		 * Set the clockdomain to HW_AUTO only if the target is ready,
2180 		 * assuming that the previous state was HW_AUTO
2181 		 */
2182 		if (oh->clkdm && hwsup)
2183 			clkdm_allow_idle(oh->clkdm);
2184 
2185 		oh->_state = _HWMOD_STATE_ENABLED;
2186 
2187 		/* Access the sysconfig only if the target is ready */
2188 		if (oh->class->sysc) {
2189 			if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
2190 				_update_sysc_cache(oh);
2191 			_enable_sysc(oh);
2192 		}
2193 		r = _enable_preprogram(oh);
2194 	} else {
2195 		if (soc_ops.disable_module)
2196 			soc_ops.disable_module(oh);
2197 		_disable_clocks(oh);
2198 		pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
2199 			 oh->name, r);
2200 
2201 		if (oh->clkdm)
2202 			clkdm_hwmod_disable(oh->clkdm, oh);
2203 	}
2204 
2205 	return r;
2206 }
2207 
2208 /**
2209  * _idle - idle an omap_hwmod
2210  * @oh: struct omap_hwmod *
2211  *
2212  * Idles an omap_hwmod @oh.  This should be called once the hwmod has
2213  * no further work.  Returns -EINVAL if the hwmod is in the wrong
2214  * state or returns 0.
2215  */
2216 static int _idle(struct omap_hwmod *oh)
2217 {
2218 	pr_debug("omap_hwmod: %s: idling\n", oh->name);
2219 
2220 	if (oh->_state != _HWMOD_STATE_ENABLED) {
2221 		WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
2222 			oh->name);
2223 		return -EINVAL;
2224 	}
2225 
2226 	if (_are_all_hardreset_lines_asserted(oh))
2227 		return 0;
2228 
2229 	if (oh->class->sysc)
2230 		_idle_sysc(oh);
2231 	_del_initiator_dep(oh, mpu_oh);
2232 
2233 	if (oh->flags & HWMOD_BLOCK_WFI)
2234 		cpu_idle_poll_ctrl(false);
2235 	if (soc_ops.disable_module)
2236 		soc_ops.disable_module(oh);
2237 
2238 	/*
2239 	 * The module must be in idle mode before disabling any parents
2240 	 * clocks. Otherwise, the parent clock might be disabled before
2241 	 * the module transition is done, and thus will prevent the
2242 	 * transition to complete properly.
2243 	 */
2244 	_disable_clocks(oh);
2245 	if (oh->clkdm)
2246 		clkdm_hwmod_disable(oh->clkdm, oh);
2247 
2248 	/* Mux pins for device idle if populated */
2249 	if (oh->mux && oh->mux->pads_dynamic) {
2250 		omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
2251 		_reconfigure_io_chain();
2252 	}
2253 
2254 	oh->_state = _HWMOD_STATE_IDLE;
2255 
2256 	return 0;
2257 }
2258 
2259 /**
2260  * _shutdown - shutdown an omap_hwmod
2261  * @oh: struct omap_hwmod *
2262  *
2263  * Shut down an omap_hwmod @oh.  This should be called when the driver
2264  * used for the hwmod is removed or unloaded or if the driver is not
2265  * used by the system.  Returns -EINVAL if the hwmod is in the wrong
2266  * state or returns 0.
2267  */
2268 static int _shutdown(struct omap_hwmod *oh)
2269 {
2270 	int ret, i;
2271 	u8 prev_state;
2272 
2273 	if (oh->_state != _HWMOD_STATE_IDLE &&
2274 	    oh->_state != _HWMOD_STATE_ENABLED) {
2275 		WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
2276 			oh->name);
2277 		return -EINVAL;
2278 	}
2279 
2280 	if (_are_all_hardreset_lines_asserted(oh))
2281 		return 0;
2282 
2283 	pr_debug("omap_hwmod: %s: disabling\n", oh->name);
2284 
2285 	if (oh->class->pre_shutdown) {
2286 		prev_state = oh->_state;
2287 		if (oh->_state == _HWMOD_STATE_IDLE)
2288 			_enable(oh);
2289 		ret = oh->class->pre_shutdown(oh);
2290 		if (ret) {
2291 			if (prev_state == _HWMOD_STATE_IDLE)
2292 				_idle(oh);
2293 			return ret;
2294 		}
2295 	}
2296 
2297 	if (oh->class->sysc) {
2298 		if (oh->_state == _HWMOD_STATE_IDLE)
2299 			_enable(oh);
2300 		_shutdown_sysc(oh);
2301 	}
2302 
2303 	/* clocks and deps are already disabled in idle */
2304 	if (oh->_state == _HWMOD_STATE_ENABLED) {
2305 		_del_initiator_dep(oh, mpu_oh);
2306 		/* XXX what about the other system initiators here? dma, dsp */
2307 		if (oh->flags & HWMOD_BLOCK_WFI)
2308 			cpu_idle_poll_ctrl(false);
2309 		if (soc_ops.disable_module)
2310 			soc_ops.disable_module(oh);
2311 		_disable_clocks(oh);
2312 		if (oh->clkdm)
2313 			clkdm_hwmod_disable(oh->clkdm, oh);
2314 	}
2315 	/* XXX Should this code also force-disable the optional clocks? */
2316 
2317 	for (i = 0; i < oh->rst_lines_cnt; i++)
2318 		_assert_hardreset(oh, oh->rst_lines[i].name);
2319 
2320 	/* Mux pins to safe mode or use populated off mode values */
2321 	if (oh->mux)
2322 		omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
2323 
2324 	oh->_state = _HWMOD_STATE_DISABLED;
2325 
2326 	return 0;
2327 }
2328 
2329 /**
2330  * of_dev_hwmod_lookup - look up needed hwmod from dt blob
2331  * @np: struct device_node *
2332  * @oh: struct omap_hwmod *
2333  *
2334  * Parse the dt blob and find out needed hwmod. Recursive function is
2335  * implemented to take care hierarchical dt blob parsing.
2336  * Return: The device node on success or NULL on failure.
2337  */
2338 static struct device_node *of_dev_hwmod_lookup(struct device_node *np,
2339 						struct omap_hwmod *oh)
2340 {
2341 	struct device_node *np0 = NULL, *np1 = NULL;
2342 	const char *p;
2343 
2344 	for_each_child_of_node(np, np0) {
2345 		if (of_find_property(np0, "ti,hwmods", NULL)) {
2346 			p = of_get_property(np0, "ti,hwmods", NULL);
2347 			if (!strcmp(p, oh->name))
2348 				return np0;
2349 			np1 = of_dev_hwmod_lookup(np0, oh);
2350 			if (np1)
2351 				return np1;
2352 		}
2353 	}
2354 	return NULL;
2355 }
2356 
2357 /**
2358  * _init_mpu_rt_base - populate the virtual address for a hwmod
2359  * @oh: struct omap_hwmod * to locate the virtual address
2360  *
2361  * Cache the virtual address used by the MPU to access this IP block's
2362  * registers.  This address is needed early so the OCP registers that
2363  * are part of the device's address space can be ioremapped properly.
2364  * No return value.
2365  */
2366 static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
2367 {
2368 	struct omap_hwmod_addr_space *mem;
2369 	void __iomem *va_start = NULL;
2370 	struct device_node *np;
2371 
2372 	if (!oh)
2373 		return;
2374 
2375 	_save_mpu_port_index(oh);
2376 
2377 	if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
2378 		return;
2379 
2380 	mem = _find_mpu_rt_addr_space(oh);
2381 	if (!mem) {
2382 		pr_debug("omap_hwmod: %s: no MPU register target found\n",
2383 			 oh->name);
2384 
2385 		/* Extract the IO space from device tree blob */
2386 		if (!of_have_populated_dt())
2387 			return;
2388 
2389 		np = of_dev_hwmod_lookup(of_find_node_by_name(NULL, "ocp"), oh);
2390 		if (np)
2391 			va_start = of_iomap(np, oh->mpu_rt_idx);
2392 	} else {
2393 		va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
2394 	}
2395 
2396 	if (!va_start) {
2397 		pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
2398 		return;
2399 	}
2400 
2401 	pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
2402 		 oh->name, va_start);
2403 
2404 	oh->_mpu_rt_va = va_start;
2405 }
2406 
2407 /**
2408  * _init - initialize internal data for the hwmod @oh
2409  * @oh: struct omap_hwmod *
2410  * @n: (unused)
2411  *
2412  * Look up the clocks and the address space used by the MPU to access
2413  * registers belonging to the hwmod @oh.  @oh must already be
2414  * registered at this point.  This is the first of two phases for
2415  * hwmod initialization.  Code called here does not touch any hardware
2416  * registers, it simply prepares internal data structures.  Returns 0
2417  * upon success or if the hwmod isn't registered, or -EINVAL upon
2418  * failure.
2419  */
2420 static int __init _init(struct omap_hwmod *oh, void *data)
2421 {
2422 	int r;
2423 
2424 	if (oh->_state != _HWMOD_STATE_REGISTERED)
2425 		return 0;
2426 
2427 	if (oh->class->sysc)
2428 		_init_mpu_rt_base(oh, NULL);
2429 
2430 	r = _init_clocks(oh, NULL);
2431 	if (r < 0) {
2432 		WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
2433 		return -EINVAL;
2434 	}
2435 
2436 	oh->_state = _HWMOD_STATE_INITIALIZED;
2437 
2438 	return 0;
2439 }
2440 
2441 /**
2442  * _setup_iclk_autoidle - configure an IP block's interface clocks
2443  * @oh: struct omap_hwmod *
2444  *
2445  * Set up the module's interface clocks.  XXX This function is still mostly
2446  * a stub; implementing this properly requires iclk autoidle usecounting in
2447  * the clock code.   No return value.
2448  */
2449 static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
2450 {
2451 	struct omap_hwmod_ocp_if *os;
2452 	struct list_head *p;
2453 	int i = 0;
2454 	if (oh->_state != _HWMOD_STATE_INITIALIZED)
2455 		return;
2456 
2457 	p = oh->slave_ports.next;
2458 
2459 	while (i < oh->slaves_cnt) {
2460 		os = _fetch_next_ocp_if(&p, &i);
2461 		if (!os->_clk)
2462 			continue;
2463 
2464 		if (os->flags & OCPIF_SWSUP_IDLE) {
2465 			/* XXX omap_iclk_deny_idle(c); */
2466 		} else {
2467 			/* XXX omap_iclk_allow_idle(c); */
2468 			clk_enable(os->_clk);
2469 		}
2470 	}
2471 
2472 	return;
2473 }
2474 
2475 /**
2476  * _setup_reset - reset an IP block during the setup process
2477  * @oh: struct omap_hwmod *
2478  *
2479  * Reset the IP block corresponding to the hwmod @oh during the setup
2480  * process.  The IP block is first enabled so it can be successfully
2481  * reset.  Returns 0 upon success or a negative error code upon
2482  * failure.
2483  */
2484 static int __init _setup_reset(struct omap_hwmod *oh)
2485 {
2486 	int r;
2487 
2488 	if (oh->_state != _HWMOD_STATE_INITIALIZED)
2489 		return -EINVAL;
2490 
2491 	if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
2492 		return -EPERM;
2493 
2494 	if (oh->rst_lines_cnt == 0) {
2495 		r = _enable(oh);
2496 		if (r) {
2497 			pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
2498 				   oh->name, oh->_state);
2499 			return -EINVAL;
2500 		}
2501 	}
2502 
2503 	if (!(oh->flags & HWMOD_INIT_NO_RESET))
2504 		r = _reset(oh);
2505 
2506 	return r;
2507 }
2508 
2509 /**
2510  * _setup_postsetup - transition to the appropriate state after _setup
2511  * @oh: struct omap_hwmod *
2512  *
2513  * Place an IP block represented by @oh into a "post-setup" state --
2514  * either IDLE, ENABLED, or DISABLED.  ("post-setup" simply means that
2515  * this function is called at the end of _setup().)  The postsetup
2516  * state for an IP block can be changed by calling
2517  * omap_hwmod_enter_postsetup_state() early in the boot process,
2518  * before one of the omap_hwmod_setup*() functions are called for the
2519  * IP block.
2520  *
2521  * The IP block stays in this state until a PM runtime-based driver is
2522  * loaded for that IP block.  A post-setup state of IDLE is
2523  * appropriate for almost all IP blocks with runtime PM-enabled
2524  * drivers, since those drivers are able to enable the IP block.  A
2525  * post-setup state of ENABLED is appropriate for kernels with PM
2526  * runtime disabled.  The DISABLED state is appropriate for unusual IP
2527  * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
2528  * included, since the WDTIMER starts running on reset and will reset
2529  * the MPU if left active.
2530  *
2531  * This post-setup mechanism is deprecated.  Once all of the OMAP
2532  * drivers have been converted to use PM runtime, and all of the IP
2533  * block data and interconnect data is available to the hwmod code, it
2534  * should be possible to replace this mechanism with a "lazy reset"
2535  * arrangement.  In a "lazy reset" setup, each IP block is enabled
2536  * when the driver first probes, then all remaining IP blocks without
2537  * drivers are either shut down or enabled after the drivers have
2538  * loaded.  However, this cannot take place until the above
2539  * preconditions have been met, since otherwise the late reset code
2540  * has no way of knowing which IP blocks are in use by drivers, and
2541  * which ones are unused.
2542  *
2543  * No return value.
2544  */
2545 static void __init _setup_postsetup(struct omap_hwmod *oh)
2546 {
2547 	u8 postsetup_state;
2548 
2549 	if (oh->rst_lines_cnt > 0)
2550 		return;
2551 
2552 	postsetup_state = oh->_postsetup_state;
2553 	if (postsetup_state == _HWMOD_STATE_UNKNOWN)
2554 		postsetup_state = _HWMOD_STATE_ENABLED;
2555 
2556 	/*
2557 	 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
2558 	 * it should be set by the core code as a runtime flag during startup
2559 	 */
2560 	if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
2561 	    (postsetup_state == _HWMOD_STATE_IDLE)) {
2562 		oh->_int_flags |= _HWMOD_SKIP_ENABLE;
2563 		postsetup_state = _HWMOD_STATE_ENABLED;
2564 	}
2565 
2566 	if (postsetup_state == _HWMOD_STATE_IDLE)
2567 		_idle(oh);
2568 	else if (postsetup_state == _HWMOD_STATE_DISABLED)
2569 		_shutdown(oh);
2570 	else if (postsetup_state != _HWMOD_STATE_ENABLED)
2571 		WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
2572 		     oh->name, postsetup_state);
2573 
2574 	return;
2575 }
2576 
2577 /**
2578  * _setup - prepare IP block hardware for use
2579  * @oh: struct omap_hwmod *
2580  * @n: (unused, pass NULL)
2581  *
2582  * Configure the IP block represented by @oh.  This may include
2583  * enabling the IP block, resetting it, and placing it into a
2584  * post-setup state, depending on the type of IP block and applicable
2585  * flags.  IP blocks are reset to prevent any previous configuration
2586  * by the bootloader or previous operating system from interfering
2587  * with power management or other parts of the system.  The reset can
2588  * be avoided; see omap_hwmod_no_setup_reset().  This is the second of
2589  * two phases for hwmod initialization.  Code called here generally
2590  * affects the IP block hardware, or system integration hardware
2591  * associated with the IP block.  Returns 0.
2592  */
2593 static int __init _setup(struct omap_hwmod *oh, void *data)
2594 {
2595 	if (oh->_state != _HWMOD_STATE_INITIALIZED)
2596 		return 0;
2597 
2598 	_setup_iclk_autoidle(oh);
2599 
2600 	if (!_setup_reset(oh))
2601 		_setup_postsetup(oh);
2602 
2603 	return 0;
2604 }
2605 
2606 /**
2607  * _register - register a struct omap_hwmod
2608  * @oh: struct omap_hwmod *
2609  *
2610  * Registers the omap_hwmod @oh.  Returns -EEXIST if an omap_hwmod
2611  * already has been registered by the same name; -EINVAL if the
2612  * omap_hwmod is in the wrong state, if @oh is NULL, if the
2613  * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
2614  * name, or if the omap_hwmod's class is missing a name; or 0 upon
2615  * success.
2616  *
2617  * XXX The data should be copied into bootmem, so the original data
2618  * should be marked __initdata and freed after init.  This would allow
2619  * unneeded omap_hwmods to be freed on multi-OMAP configurations.  Note
2620  * that the copy process would be relatively complex due to the large number
2621  * of substructures.
2622  */
2623 static int __init _register(struct omap_hwmod *oh)
2624 {
2625 	if (!oh || !oh->name || !oh->class || !oh->class->name ||
2626 	    (oh->_state != _HWMOD_STATE_UNKNOWN))
2627 		return -EINVAL;
2628 
2629 	pr_debug("omap_hwmod: %s: registering\n", oh->name);
2630 
2631 	if (_lookup(oh->name))
2632 		return -EEXIST;
2633 
2634 	list_add_tail(&oh->node, &omap_hwmod_list);
2635 
2636 	INIT_LIST_HEAD(&oh->master_ports);
2637 	INIT_LIST_HEAD(&oh->slave_ports);
2638 	spin_lock_init(&oh->_lock);
2639 
2640 	oh->_state = _HWMOD_STATE_REGISTERED;
2641 
2642 	/*
2643 	 * XXX Rather than doing a strcmp(), this should test a flag
2644 	 * set in the hwmod data, inserted by the autogenerator code.
2645 	 */
2646 	if (!strcmp(oh->name, MPU_INITIATOR_NAME))
2647 		mpu_oh = oh;
2648 
2649 	return 0;
2650 }
2651 
2652 /**
2653  * _alloc_links - return allocated memory for hwmod links
2654  * @ml: pointer to a struct omap_hwmod_link * for the master link
2655  * @sl: pointer to a struct omap_hwmod_link * for the slave link
2656  *
2657  * Return pointers to two struct omap_hwmod_link records, via the
2658  * addresses pointed to by @ml and @sl.  Will first attempt to return
2659  * memory allocated as part of a large initial block, but if that has
2660  * been exhausted, will allocate memory itself.  Since ideally this
2661  * second allocation path will never occur, the number of these
2662  * 'supplemental' allocations will be logged when debugging is
2663  * enabled.  Returns 0.
2664  */
2665 static int __init _alloc_links(struct omap_hwmod_link **ml,
2666 			       struct omap_hwmod_link **sl)
2667 {
2668 	unsigned int sz;
2669 
2670 	if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
2671 		*ml = &linkspace[free_ls++];
2672 		*sl = &linkspace[free_ls++];
2673 		return 0;
2674 	}
2675 
2676 	sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
2677 
2678 	*sl = NULL;
2679 	*ml = alloc_bootmem(sz);
2680 
2681 	memset(*ml, 0, sz);
2682 
2683 	*sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
2684 
2685 	ls_supp++;
2686 	pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
2687 		 ls_supp * LINKS_PER_OCP_IF);
2688 
2689 	return 0;
2690 };
2691 
2692 /**
2693  * _add_link - add an interconnect between two IP blocks
2694  * @oi: pointer to a struct omap_hwmod_ocp_if record
2695  *
2696  * Add struct omap_hwmod_link records connecting the master IP block
2697  * specified in @oi->master to @oi, and connecting the slave IP block
2698  * specified in @oi->slave to @oi.  This code is assumed to run before
2699  * preemption or SMP has been enabled, thus avoiding the need for
2700  * locking in this code.  Changes to this assumption will require
2701  * additional locking.  Returns 0.
2702  */
2703 static int __init _add_link(struct omap_hwmod_ocp_if *oi)
2704 {
2705 	struct omap_hwmod_link *ml, *sl;
2706 
2707 	pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
2708 		 oi->slave->name);
2709 
2710 	_alloc_links(&ml, &sl);
2711 
2712 	ml->ocp_if = oi;
2713 	INIT_LIST_HEAD(&ml->node);
2714 	list_add(&ml->node, &oi->master->master_ports);
2715 	oi->master->masters_cnt++;
2716 
2717 	sl->ocp_if = oi;
2718 	INIT_LIST_HEAD(&sl->node);
2719 	list_add(&sl->node, &oi->slave->slave_ports);
2720 	oi->slave->slaves_cnt++;
2721 
2722 	return 0;
2723 }
2724 
2725 /**
2726  * _register_link - register a struct omap_hwmod_ocp_if
2727  * @oi: struct omap_hwmod_ocp_if *
2728  *
2729  * Registers the omap_hwmod_ocp_if record @oi.  Returns -EEXIST if it
2730  * has already been registered; -EINVAL if @oi is NULL or if the
2731  * record pointed to by @oi is missing required fields; or 0 upon
2732  * success.
2733  *
2734  * XXX The data should be copied into bootmem, so the original data
2735  * should be marked __initdata and freed after init.  This would allow
2736  * unneeded omap_hwmods to be freed on multi-OMAP configurations.
2737  */
2738 static int __init _register_link(struct omap_hwmod_ocp_if *oi)
2739 {
2740 	if (!oi || !oi->master || !oi->slave || !oi->user)
2741 		return -EINVAL;
2742 
2743 	if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
2744 		return -EEXIST;
2745 
2746 	pr_debug("omap_hwmod: registering link from %s to %s\n",
2747 		 oi->master->name, oi->slave->name);
2748 
2749 	/*
2750 	 * Register the connected hwmods, if they haven't been
2751 	 * registered already
2752 	 */
2753 	if (oi->master->_state != _HWMOD_STATE_REGISTERED)
2754 		_register(oi->master);
2755 
2756 	if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
2757 		_register(oi->slave);
2758 
2759 	_add_link(oi);
2760 
2761 	oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
2762 
2763 	return 0;
2764 }
2765 
2766 /**
2767  * _alloc_linkspace - allocate large block of hwmod links
2768  * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
2769  *
2770  * Allocate a large block of struct omap_hwmod_link records.  This
2771  * improves boot time significantly by avoiding the need to allocate
2772  * individual records one by one.  If the number of records to
2773  * allocate in the block hasn't been manually specified, this function
2774  * will count the number of struct omap_hwmod_ocp_if records in @ois
2775  * and use that to determine the allocation size.  For SoC families
2776  * that require multiple list registrations, such as OMAP3xxx, this
2777  * estimation process isn't optimal, so manual estimation is advised
2778  * in those cases.  Returns -EEXIST if the allocation has already occurred
2779  * or 0 upon success.
2780  */
2781 static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
2782 {
2783 	unsigned int i = 0;
2784 	unsigned int sz;
2785 
2786 	if (linkspace) {
2787 		WARN(1, "linkspace already allocated\n");
2788 		return -EEXIST;
2789 	}
2790 
2791 	if (max_ls == 0)
2792 		while (ois[i++])
2793 			max_ls += LINKS_PER_OCP_IF;
2794 
2795 	sz = sizeof(struct omap_hwmod_link) * max_ls;
2796 
2797 	pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
2798 		 __func__, sz, max_ls);
2799 
2800 	linkspace = alloc_bootmem(sz);
2801 
2802 	memset(linkspace, 0, sz);
2803 
2804 	return 0;
2805 }
2806 
2807 /* Static functions intended only for use in soc_ops field function pointers */
2808 
2809 /**
2810  * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
2811  * @oh: struct omap_hwmod *
2812  *
2813  * Wait for a module @oh to leave slave idle.  Returns 0 if the module
2814  * does not have an IDLEST bit or if the module successfully leaves
2815  * slave idle; otherwise, pass along the return value of the
2816  * appropriate *_cm*_wait_module_ready() function.
2817  */
2818 static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
2819 {
2820 	if (!oh)
2821 		return -EINVAL;
2822 
2823 	if (oh->flags & HWMOD_NO_IDLEST)
2824 		return 0;
2825 
2826 	if (!_find_mpu_rt_port(oh))
2827 		return 0;
2828 
2829 	/* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2830 
2831 	return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2832 					     oh->prcm.omap2.idlest_reg_id,
2833 					     oh->prcm.omap2.idlest_idle_bit);
2834 }
2835 
2836 /**
2837  * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
2838  * @oh: struct omap_hwmod *
2839  *
2840  * Wait for a module @oh to leave slave idle.  Returns 0 if the module
2841  * does not have an IDLEST bit or if the module successfully leaves
2842  * slave idle; otherwise, pass along the return value of the
2843  * appropriate *_cm*_wait_module_ready() function.
2844  */
2845 static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
2846 {
2847 	if (!oh)
2848 		return -EINVAL;
2849 
2850 	if (oh->flags & HWMOD_NO_IDLEST)
2851 		return 0;
2852 
2853 	if (!_find_mpu_rt_port(oh))
2854 		return 0;
2855 
2856 	/* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2857 
2858 	return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2859 					     oh->prcm.omap2.idlest_reg_id,
2860 					     oh->prcm.omap2.idlest_idle_bit);
2861 }
2862 
2863 /**
2864  * _omap4_wait_target_ready - wait for a module to leave slave idle
2865  * @oh: struct omap_hwmod *
2866  *
2867  * Wait for a module @oh to leave slave idle.  Returns 0 if the module
2868  * does not have an IDLEST bit or if the module successfully leaves
2869  * slave idle; otherwise, pass along the return value of the
2870  * appropriate *_cm*_wait_module_ready() function.
2871  */
2872 static int _omap4_wait_target_ready(struct omap_hwmod *oh)
2873 {
2874 	if (!oh)
2875 		return -EINVAL;
2876 
2877 	if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
2878 		return 0;
2879 
2880 	if (!_find_mpu_rt_port(oh))
2881 		return 0;
2882 
2883 	/* XXX check module SIDLEMODE, hardreset status */
2884 
2885 	return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
2886 					      oh->clkdm->cm_inst,
2887 					      oh->clkdm->clkdm_offs,
2888 					      oh->prcm.omap4.clkctrl_offs);
2889 }
2890 
2891 /**
2892  * _am33xx_wait_target_ready - wait for a module to leave slave idle
2893  * @oh: struct omap_hwmod *
2894  *
2895  * Wait for a module @oh to leave slave idle.  Returns 0 if the module
2896  * does not have an IDLEST bit or if the module successfully leaves
2897  * slave idle; otherwise, pass along the return value of the
2898  * appropriate *_cm*_wait_module_ready() function.
2899  */
2900 static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
2901 {
2902 	if (!oh || !oh->clkdm)
2903 		return -EINVAL;
2904 
2905 	if (oh->flags & HWMOD_NO_IDLEST)
2906 		return 0;
2907 
2908 	if (!_find_mpu_rt_port(oh))
2909 		return 0;
2910 
2911 	/* XXX check module SIDLEMODE, hardreset status */
2912 
2913 	return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
2914 					      oh->clkdm->clkdm_offs,
2915 					      oh->prcm.omap4.clkctrl_offs);
2916 }
2917 
2918 /**
2919  * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2920  * @oh: struct omap_hwmod * to assert hardreset
2921  * @ohri: hardreset line data
2922  *
2923  * Call omap2_prm_assert_hardreset() with parameters extracted from
2924  * the hwmod @oh and the hardreset line data @ohri.  Only intended for
2925  * use as an soc_ops function pointer.  Passes along the return value
2926  * from omap2_prm_assert_hardreset().  XXX This function is scheduled
2927  * for removal when the PRM code is moved into drivers/.
2928  */
2929 static int _omap2_assert_hardreset(struct omap_hwmod *oh,
2930 				   struct omap_hwmod_rst_info *ohri)
2931 {
2932 	return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
2933 					  ohri->rst_shift);
2934 }
2935 
2936 /**
2937  * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2938  * @oh: struct omap_hwmod * to deassert hardreset
2939  * @ohri: hardreset line data
2940  *
2941  * Call omap2_prm_deassert_hardreset() with parameters extracted from
2942  * the hwmod @oh and the hardreset line data @ohri.  Only intended for
2943  * use as an soc_ops function pointer.  Passes along the return value
2944  * from omap2_prm_deassert_hardreset().  XXX This function is
2945  * scheduled for removal when the PRM code is moved into drivers/.
2946  */
2947 static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
2948 				     struct omap_hwmod_rst_info *ohri)
2949 {
2950 	return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
2951 					    ohri->rst_shift,
2952 					    ohri->st_shift);
2953 }
2954 
2955 /**
2956  * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
2957  * @oh: struct omap_hwmod * to test hardreset
2958  * @ohri: hardreset line data
2959  *
2960  * Call omap2_prm_is_hardreset_asserted() with parameters extracted
2961  * from the hwmod @oh and the hardreset line data @ohri.  Only
2962  * intended for use as an soc_ops function pointer.  Passes along the
2963  * return value from omap2_prm_is_hardreset_asserted().  XXX This
2964  * function is scheduled for removal when the PRM code is moved into
2965  * drivers/.
2966  */
2967 static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
2968 					struct omap_hwmod_rst_info *ohri)
2969 {
2970 	return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
2971 					       ohri->st_shift);
2972 }
2973 
2974 /**
2975  * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
2976  * @oh: struct omap_hwmod * to assert hardreset
2977  * @ohri: hardreset line data
2978  *
2979  * Call omap4_prminst_assert_hardreset() with parameters extracted
2980  * from the hwmod @oh and the hardreset line data @ohri.  Only
2981  * intended for use as an soc_ops function pointer.  Passes along the
2982  * return value from omap4_prminst_assert_hardreset().  XXX This
2983  * function is scheduled for removal when the PRM code is moved into
2984  * drivers/.
2985  */
2986 static int _omap4_assert_hardreset(struct omap_hwmod *oh,
2987 				   struct omap_hwmod_rst_info *ohri)
2988 {
2989 	if (!oh->clkdm)
2990 		return -EINVAL;
2991 
2992 	return omap4_prminst_assert_hardreset(ohri->rst_shift,
2993 				oh->clkdm->pwrdm.ptr->prcm_partition,
2994 				oh->clkdm->pwrdm.ptr->prcm_offs,
2995 				oh->prcm.omap4.rstctrl_offs);
2996 }
2997 
2998 /**
2999  * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3000  * @oh: struct omap_hwmod * to deassert hardreset
3001  * @ohri: hardreset line data
3002  *
3003  * Call omap4_prminst_deassert_hardreset() with parameters extracted
3004  * from the hwmod @oh and the hardreset line data @ohri.  Only
3005  * intended for use as an soc_ops function pointer.  Passes along the
3006  * return value from omap4_prminst_deassert_hardreset().  XXX This
3007  * function is scheduled for removal when the PRM code is moved into
3008  * drivers/.
3009  */
3010 static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
3011 				     struct omap_hwmod_rst_info *ohri)
3012 {
3013 	if (!oh->clkdm)
3014 		return -EINVAL;
3015 
3016 	if (ohri->st_shift)
3017 		pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
3018 		       oh->name, ohri->name);
3019 	return omap4_prminst_deassert_hardreset(ohri->rst_shift,
3020 				oh->clkdm->pwrdm.ptr->prcm_partition,
3021 				oh->clkdm->pwrdm.ptr->prcm_offs,
3022 				oh->prcm.omap4.rstctrl_offs);
3023 }
3024 
3025 /**
3026  * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
3027  * @oh: struct omap_hwmod * to test hardreset
3028  * @ohri: hardreset line data
3029  *
3030  * Call omap4_prminst_is_hardreset_asserted() with parameters
3031  * extracted from the hwmod @oh and the hardreset line data @ohri.
3032  * Only intended for use as an soc_ops function pointer.  Passes along
3033  * the return value from omap4_prminst_is_hardreset_asserted().  XXX
3034  * This function is scheduled for removal when the PRM code is moved
3035  * into drivers/.
3036  */
3037 static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
3038 					struct omap_hwmod_rst_info *ohri)
3039 {
3040 	if (!oh->clkdm)
3041 		return -EINVAL;
3042 
3043 	return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
3044 				oh->clkdm->pwrdm.ptr->prcm_partition,
3045 				oh->clkdm->pwrdm.ptr->prcm_offs,
3046 				oh->prcm.omap4.rstctrl_offs);
3047 }
3048 
3049 /**
3050  * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3051  * @oh: struct omap_hwmod * to assert hardreset
3052  * @ohri: hardreset line data
3053  *
3054  * Call am33xx_prminst_assert_hardreset() with parameters extracted
3055  * from the hwmod @oh and the hardreset line data @ohri.  Only
3056  * intended for use as an soc_ops function pointer.  Passes along the
3057  * return value from am33xx_prminst_assert_hardreset().  XXX This
3058  * function is scheduled for removal when the PRM code is moved into
3059  * drivers/.
3060  */
3061 static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
3062 				   struct omap_hwmod_rst_info *ohri)
3063 
3064 {
3065 	return am33xx_prm_assert_hardreset(ohri->rst_shift,
3066 				oh->clkdm->pwrdm.ptr->prcm_offs,
3067 				oh->prcm.omap4.rstctrl_offs);
3068 }
3069 
3070 /**
3071  * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3072  * @oh: struct omap_hwmod * to deassert hardreset
3073  * @ohri: hardreset line data
3074  *
3075  * Call am33xx_prminst_deassert_hardreset() with parameters extracted
3076  * from the hwmod @oh and the hardreset line data @ohri.  Only
3077  * intended for use as an soc_ops function pointer.  Passes along the
3078  * return value from am33xx_prminst_deassert_hardreset().  XXX This
3079  * function is scheduled for removal when the PRM code is moved into
3080  * drivers/.
3081  */
3082 static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
3083 				     struct omap_hwmod_rst_info *ohri)
3084 {
3085 	return am33xx_prm_deassert_hardreset(ohri->rst_shift,
3086 				ohri->st_shift,
3087 				oh->clkdm->pwrdm.ptr->prcm_offs,
3088 				oh->prcm.omap4.rstctrl_offs,
3089 				oh->prcm.omap4.rstst_offs);
3090 }
3091 
3092 /**
3093  * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
3094  * @oh: struct omap_hwmod * to test hardreset
3095  * @ohri: hardreset line data
3096  *
3097  * Call am33xx_prminst_is_hardreset_asserted() with parameters
3098  * extracted from the hwmod @oh and the hardreset line data @ohri.
3099  * Only intended for use as an soc_ops function pointer.  Passes along
3100  * the return value from am33xx_prminst_is_hardreset_asserted().  XXX
3101  * This function is scheduled for removal when the PRM code is moved
3102  * into drivers/.
3103  */
3104 static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
3105 					struct omap_hwmod_rst_info *ohri)
3106 {
3107 	return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
3108 				oh->clkdm->pwrdm.ptr->prcm_offs,
3109 				oh->prcm.omap4.rstctrl_offs);
3110 }
3111 
3112 /* Public functions */
3113 
3114 u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
3115 {
3116 	if (oh->flags & HWMOD_16BIT_REG)
3117 		return __raw_readw(oh->_mpu_rt_va + reg_offs);
3118 	else
3119 		return __raw_readl(oh->_mpu_rt_va + reg_offs);
3120 }
3121 
3122 void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
3123 {
3124 	if (oh->flags & HWMOD_16BIT_REG)
3125 		__raw_writew(v, oh->_mpu_rt_va + reg_offs);
3126 	else
3127 		__raw_writel(v, oh->_mpu_rt_va + reg_offs);
3128 }
3129 
3130 /**
3131  * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
3132  * @oh: struct omap_hwmod *
3133  *
3134  * This is a public function exposed to drivers. Some drivers may need to do
3135  * some settings before and after resetting the device.  Those drivers after
3136  * doing the necessary settings could use this function to start a reset by
3137  * setting the SYSCONFIG.SOFTRESET bit.
3138  */
3139 int omap_hwmod_softreset(struct omap_hwmod *oh)
3140 {
3141 	u32 v;
3142 	int ret;
3143 
3144 	if (!oh || !(oh->_sysc_cache))
3145 		return -EINVAL;
3146 
3147 	v = oh->_sysc_cache;
3148 	ret = _set_softreset(oh, &v);
3149 	if (ret)
3150 		goto error;
3151 	_write_sysconfig(v, oh);
3152 
3153 error:
3154 	return ret;
3155 }
3156 
3157 /**
3158  * omap_hwmod_lookup - look up a registered omap_hwmod by name
3159  * @name: name of the omap_hwmod to look up
3160  *
3161  * Given a @name of an omap_hwmod, return a pointer to the registered
3162  * struct omap_hwmod *, or NULL upon error.
3163  */
3164 struct omap_hwmod *omap_hwmod_lookup(const char *name)
3165 {
3166 	struct omap_hwmod *oh;
3167 
3168 	if (!name)
3169 		return NULL;
3170 
3171 	oh = _lookup(name);
3172 
3173 	return oh;
3174 }
3175 
3176 /**
3177  * omap_hwmod_for_each - call function for each registered omap_hwmod
3178  * @fn: pointer to a callback function
3179  * @data: void * data to pass to callback function
3180  *
3181  * Call @fn for each registered omap_hwmod, passing @data to each
3182  * function.  @fn must return 0 for success or any other value for
3183  * failure.  If @fn returns non-zero, the iteration across omap_hwmods
3184  * will stop and the non-zero return value will be passed to the
3185  * caller of omap_hwmod_for_each().  @fn is called with
3186  * omap_hwmod_for_each() held.
3187  */
3188 int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
3189 			void *data)
3190 {
3191 	struct omap_hwmod *temp_oh;
3192 	int ret = 0;
3193 
3194 	if (!fn)
3195 		return -EINVAL;
3196 
3197 	list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
3198 		ret = (*fn)(temp_oh, data);
3199 		if (ret)
3200 			break;
3201 	}
3202 
3203 	return ret;
3204 }
3205 
3206 /**
3207  * omap_hwmod_register_links - register an array of hwmod links
3208  * @ois: pointer to an array of omap_hwmod_ocp_if to register
3209  *
3210  * Intended to be called early in boot before the clock framework is
3211  * initialized.  If @ois is not null, will register all omap_hwmods
3212  * listed in @ois that are valid for this chip.  Returns -EINVAL if
3213  * omap_hwmod_init() hasn't been called before calling this function,
3214  * -ENOMEM if the link memory area can't be allocated, or 0 upon
3215  * success.
3216  */
3217 int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
3218 {
3219 	int r, i;
3220 
3221 	if (!inited)
3222 		return -EINVAL;
3223 
3224 	if (!ois)
3225 		return 0;
3226 
3227 	if (!linkspace) {
3228 		if (_alloc_linkspace(ois)) {
3229 			pr_err("omap_hwmod: could not allocate link space\n");
3230 			return -ENOMEM;
3231 		}
3232 	}
3233 
3234 	i = 0;
3235 	do {
3236 		r = _register_link(ois[i]);
3237 		WARN(r && r != -EEXIST,
3238 		     "omap_hwmod: _register_link(%s -> %s) returned %d\n",
3239 		     ois[i]->master->name, ois[i]->slave->name, r);
3240 	} while (ois[++i]);
3241 
3242 	return 0;
3243 }
3244 
3245 /**
3246  * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
3247  * @oh: pointer to the hwmod currently being set up (usually not the MPU)
3248  *
3249  * If the hwmod data corresponding to the MPU subsystem IP block
3250  * hasn't been initialized and set up yet, do so now.  This must be
3251  * done first since sleep dependencies may be added from other hwmods
3252  * to the MPU.  Intended to be called only by omap_hwmod_setup*().  No
3253  * return value.
3254  */
3255 static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
3256 {
3257 	if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
3258 		pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
3259 		       __func__, MPU_INITIATOR_NAME);
3260 	else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
3261 		omap_hwmod_setup_one(MPU_INITIATOR_NAME);
3262 }
3263 
3264 /**
3265  * omap_hwmod_setup_one - set up a single hwmod
3266  * @oh_name: const char * name of the already-registered hwmod to set up
3267  *
3268  * Initialize and set up a single hwmod.  Intended to be used for a
3269  * small number of early devices, such as the timer IP blocks used for
3270  * the scheduler clock.  Must be called after omap2_clk_init().
3271  * Resolves the struct clk names to struct clk pointers for each
3272  * registered omap_hwmod.  Also calls _setup() on each hwmod.  Returns
3273  * -EINVAL upon error or 0 upon success.
3274  */
3275 int __init omap_hwmod_setup_one(const char *oh_name)
3276 {
3277 	struct omap_hwmod *oh;
3278 
3279 	pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
3280 
3281 	oh = _lookup(oh_name);
3282 	if (!oh) {
3283 		WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
3284 		return -EINVAL;
3285 	}
3286 
3287 	_ensure_mpu_hwmod_is_setup(oh);
3288 
3289 	_init(oh, NULL);
3290 	_setup(oh, NULL);
3291 
3292 	return 0;
3293 }
3294 
3295 /**
3296  * omap_hwmod_setup_all - set up all registered IP blocks
3297  *
3298  * Initialize and set up all IP blocks registered with the hwmod code.
3299  * Must be called after omap2_clk_init().  Resolves the struct clk
3300  * names to struct clk pointers for each registered omap_hwmod.  Also
3301  * calls _setup() on each hwmod.  Returns 0 upon success.
3302  */
3303 static int __init omap_hwmod_setup_all(void)
3304 {
3305 	_ensure_mpu_hwmod_is_setup(NULL);
3306 
3307 	omap_hwmod_for_each(_init, NULL);
3308 	omap_hwmod_for_each(_setup, NULL);
3309 
3310 	return 0;
3311 }
3312 omap_core_initcall(omap_hwmod_setup_all);
3313 
3314 /**
3315  * omap_hwmod_enable - enable an omap_hwmod
3316  * @oh: struct omap_hwmod *
3317  *
3318  * Enable an omap_hwmod @oh.  Intended to be called by omap_device_enable().
3319  * Returns -EINVAL on error or passes along the return value from _enable().
3320  */
3321 int omap_hwmod_enable(struct omap_hwmod *oh)
3322 {
3323 	int r;
3324 	unsigned long flags;
3325 
3326 	if (!oh)
3327 		return -EINVAL;
3328 
3329 	spin_lock_irqsave(&oh->_lock, flags);
3330 	r = _enable(oh);
3331 	spin_unlock_irqrestore(&oh->_lock, flags);
3332 
3333 	return r;
3334 }
3335 
3336 /**
3337  * omap_hwmod_idle - idle an omap_hwmod
3338  * @oh: struct omap_hwmod *
3339  *
3340  * Idle an omap_hwmod @oh.  Intended to be called by omap_device_idle().
3341  * Returns -EINVAL on error or passes along the return value from _idle().
3342  */
3343 int omap_hwmod_idle(struct omap_hwmod *oh)
3344 {
3345 	unsigned long flags;
3346 
3347 	if (!oh)
3348 		return -EINVAL;
3349 
3350 	spin_lock_irqsave(&oh->_lock, flags);
3351 	_idle(oh);
3352 	spin_unlock_irqrestore(&oh->_lock, flags);
3353 
3354 	return 0;
3355 }
3356 
3357 /**
3358  * omap_hwmod_shutdown - shutdown an omap_hwmod
3359  * @oh: struct omap_hwmod *
3360  *
3361  * Shutdown an omap_hwmod @oh.  Intended to be called by
3362  * omap_device_shutdown().  Returns -EINVAL on error or passes along
3363  * the return value from _shutdown().
3364  */
3365 int omap_hwmod_shutdown(struct omap_hwmod *oh)
3366 {
3367 	unsigned long flags;
3368 
3369 	if (!oh)
3370 		return -EINVAL;
3371 
3372 	spin_lock_irqsave(&oh->_lock, flags);
3373 	_shutdown(oh);
3374 	spin_unlock_irqrestore(&oh->_lock, flags);
3375 
3376 	return 0;
3377 }
3378 
3379 /**
3380  * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
3381  * @oh: struct omap_hwmod *oh
3382  *
3383  * Intended to be called by the omap_device code.
3384  */
3385 int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
3386 {
3387 	unsigned long flags;
3388 
3389 	spin_lock_irqsave(&oh->_lock, flags);
3390 	_enable_clocks(oh);
3391 	spin_unlock_irqrestore(&oh->_lock, flags);
3392 
3393 	return 0;
3394 }
3395 
3396 /**
3397  * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
3398  * @oh: struct omap_hwmod *oh
3399  *
3400  * Intended to be called by the omap_device code.
3401  */
3402 int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
3403 {
3404 	unsigned long flags;
3405 
3406 	spin_lock_irqsave(&oh->_lock, flags);
3407 	_disable_clocks(oh);
3408 	spin_unlock_irqrestore(&oh->_lock, flags);
3409 
3410 	return 0;
3411 }
3412 
3413 /**
3414  * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
3415  * @oh: struct omap_hwmod *oh
3416  *
3417  * Intended to be called by drivers and core code when all posted
3418  * writes to a device must complete before continuing further
3419  * execution (for example, after clearing some device IRQSTATUS
3420  * register bits)
3421  *
3422  * XXX what about targets with multiple OCP threads?
3423  */
3424 void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
3425 {
3426 	BUG_ON(!oh);
3427 
3428 	if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
3429 		WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
3430 			oh->name);
3431 		return;
3432 	}
3433 
3434 	/*
3435 	 * Forces posted writes to complete on the OCP thread handling
3436 	 * register writes
3437 	 */
3438 	omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
3439 }
3440 
3441 /**
3442  * omap_hwmod_reset - reset the hwmod
3443  * @oh: struct omap_hwmod *
3444  *
3445  * Under some conditions, a driver may wish to reset the entire device.
3446  * Called from omap_device code.  Returns -EINVAL on error or passes along
3447  * the return value from _reset().
3448  */
3449 int omap_hwmod_reset(struct omap_hwmod *oh)
3450 {
3451 	int r;
3452 	unsigned long flags;
3453 
3454 	if (!oh)
3455 		return -EINVAL;
3456 
3457 	spin_lock_irqsave(&oh->_lock, flags);
3458 	r = _reset(oh);
3459 	spin_unlock_irqrestore(&oh->_lock, flags);
3460 
3461 	return r;
3462 }
3463 
3464 /*
3465  * IP block data retrieval functions
3466  */
3467 
3468 /**
3469  * omap_hwmod_count_resources - count number of struct resources needed by hwmod
3470  * @oh: struct omap_hwmod *
3471  * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
3472  *
3473  * Count the number of struct resource array elements necessary to
3474  * contain omap_hwmod @oh resources.  Intended to be called by code
3475  * that registers omap_devices.  Intended to be used to determine the
3476  * size of a dynamically-allocated struct resource array, before
3477  * calling omap_hwmod_fill_resources().  Returns the number of struct
3478  * resource array elements needed.
3479  *
3480  * XXX This code is not optimized.  It could attempt to merge adjacent
3481  * resource IDs.
3482  *
3483  */
3484 int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
3485 {
3486 	int ret = 0;
3487 
3488 	if (flags & IORESOURCE_IRQ)
3489 		ret += _count_mpu_irqs(oh);
3490 
3491 	if (flags & IORESOURCE_DMA)
3492 		ret += _count_sdma_reqs(oh);
3493 
3494 	if (flags & IORESOURCE_MEM) {
3495 		int i = 0;
3496 		struct omap_hwmod_ocp_if *os;
3497 		struct list_head *p = oh->slave_ports.next;
3498 
3499 		while (i < oh->slaves_cnt) {
3500 			os = _fetch_next_ocp_if(&p, &i);
3501 			ret += _count_ocp_if_addr_spaces(os);
3502 		}
3503 	}
3504 
3505 	return ret;
3506 }
3507 
3508 /**
3509  * omap_hwmod_fill_resources - fill struct resource array with hwmod data
3510  * @oh: struct omap_hwmod *
3511  * @res: pointer to the first element of an array of struct resource to fill
3512  *
3513  * Fill the struct resource array @res with resource data from the
3514  * omap_hwmod @oh.  Intended to be called by code that registers
3515  * omap_devices.  See also omap_hwmod_count_resources().  Returns the
3516  * number of array elements filled.
3517  */
3518 int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
3519 {
3520 	struct omap_hwmod_ocp_if *os;
3521 	struct list_head *p;
3522 	int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
3523 	int r = 0;
3524 
3525 	/* For each IRQ, DMA, memory area, fill in array.*/
3526 
3527 	mpu_irqs_cnt = _count_mpu_irqs(oh);
3528 	for (i = 0; i < mpu_irqs_cnt; i++) {
3529 		(res + r)->name = (oh->mpu_irqs + i)->name;
3530 		(res + r)->start = (oh->mpu_irqs + i)->irq;
3531 		(res + r)->end = (oh->mpu_irqs + i)->irq;
3532 		(res + r)->flags = IORESOURCE_IRQ;
3533 		r++;
3534 	}
3535 
3536 	sdma_reqs_cnt = _count_sdma_reqs(oh);
3537 	for (i = 0; i < sdma_reqs_cnt; i++) {
3538 		(res + r)->name = (oh->sdma_reqs + i)->name;
3539 		(res + r)->start = (oh->sdma_reqs + i)->dma_req;
3540 		(res + r)->end = (oh->sdma_reqs + i)->dma_req;
3541 		(res + r)->flags = IORESOURCE_DMA;
3542 		r++;
3543 	}
3544 
3545 	p = oh->slave_ports.next;
3546 
3547 	i = 0;
3548 	while (i < oh->slaves_cnt) {
3549 		os = _fetch_next_ocp_if(&p, &i);
3550 		addr_cnt = _count_ocp_if_addr_spaces(os);
3551 
3552 		for (j = 0; j < addr_cnt; j++) {
3553 			(res + r)->name = (os->addr + j)->name;
3554 			(res + r)->start = (os->addr + j)->pa_start;
3555 			(res + r)->end = (os->addr + j)->pa_end;
3556 			(res + r)->flags = IORESOURCE_MEM;
3557 			r++;
3558 		}
3559 	}
3560 
3561 	return r;
3562 }
3563 
3564 /**
3565  * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
3566  * @oh: struct omap_hwmod *
3567  * @res: pointer to the array of struct resource to fill
3568  *
3569  * Fill the struct resource array @res with dma resource data from the
3570  * omap_hwmod @oh.  Intended to be called by code that registers
3571  * omap_devices.  See also omap_hwmod_count_resources().  Returns the
3572  * number of array elements filled.
3573  */
3574 int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
3575 {
3576 	int i, sdma_reqs_cnt;
3577 	int r = 0;
3578 
3579 	sdma_reqs_cnt = _count_sdma_reqs(oh);
3580 	for (i = 0; i < sdma_reqs_cnt; i++) {
3581 		(res + r)->name = (oh->sdma_reqs + i)->name;
3582 		(res + r)->start = (oh->sdma_reqs + i)->dma_req;
3583 		(res + r)->end = (oh->sdma_reqs + i)->dma_req;
3584 		(res + r)->flags = IORESOURCE_DMA;
3585 		r++;
3586 	}
3587 
3588 	return r;
3589 }
3590 
3591 /**
3592  * omap_hwmod_get_resource_byname - fetch IP block integration data by name
3593  * @oh: struct omap_hwmod * to operate on
3594  * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
3595  * @name: pointer to the name of the data to fetch (optional)
3596  * @rsrc: pointer to a struct resource, allocated by the caller
3597  *
3598  * Retrieve MPU IRQ, SDMA request line, or address space start/end
3599  * data for the IP block pointed to by @oh.  The data will be filled
3600  * into a struct resource record pointed to by @rsrc.  The struct
3601  * resource must be allocated by the caller.  When @name is non-null,
3602  * the data associated with the matching entry in the IRQ/SDMA/address
3603  * space hwmod data arrays will be returned.  If @name is null, the
3604  * first array entry will be returned.  Data order is not meaningful
3605  * in hwmod data, so callers are strongly encouraged to use a non-null
3606  * @name whenever possible to avoid unpredictable effects if hwmod
3607  * data is later added that causes data ordering to change.  This
3608  * function is only intended for use by OMAP core code.  Device
3609  * drivers should not call this function - the appropriate bus-related
3610  * data accessor functions should be used instead.  Returns 0 upon
3611  * success or a negative error code upon error.
3612  */
3613 int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
3614 				   const char *name, struct resource *rsrc)
3615 {
3616 	int r;
3617 	unsigned int irq, dma;
3618 	u32 pa_start, pa_end;
3619 
3620 	if (!oh || !rsrc)
3621 		return -EINVAL;
3622 
3623 	if (type == IORESOURCE_IRQ) {
3624 		r = _get_mpu_irq_by_name(oh, name, &irq);
3625 		if (r)
3626 			return r;
3627 
3628 		rsrc->start = irq;
3629 		rsrc->end = irq;
3630 	} else if (type == IORESOURCE_DMA) {
3631 		r = _get_sdma_req_by_name(oh, name, &dma);
3632 		if (r)
3633 			return r;
3634 
3635 		rsrc->start = dma;
3636 		rsrc->end = dma;
3637 	} else if (type == IORESOURCE_MEM) {
3638 		r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
3639 		if (r)
3640 			return r;
3641 
3642 		rsrc->start = pa_start;
3643 		rsrc->end = pa_end;
3644 	} else {
3645 		return -EINVAL;
3646 	}
3647 
3648 	rsrc->flags = type;
3649 	rsrc->name = name;
3650 
3651 	return 0;
3652 }
3653 
3654 /**
3655  * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
3656  * @oh: struct omap_hwmod *
3657  *
3658  * Return the powerdomain pointer associated with the OMAP module
3659  * @oh's main clock.  If @oh does not have a main clk, return the
3660  * powerdomain associated with the interface clock associated with the
3661  * module's MPU port. (XXX Perhaps this should use the SDMA port
3662  * instead?)  Returns NULL on error, or a struct powerdomain * on
3663  * success.
3664  */
3665 struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
3666 {
3667 	struct clk *c;
3668 	struct omap_hwmod_ocp_if *oi;
3669 	struct clockdomain *clkdm;
3670 	struct clk_hw_omap *clk;
3671 
3672 	if (!oh)
3673 		return NULL;
3674 
3675 	if (oh->clkdm)
3676 		return oh->clkdm->pwrdm.ptr;
3677 
3678 	if (oh->_clk) {
3679 		c = oh->_clk;
3680 	} else {
3681 		oi = _find_mpu_rt_port(oh);
3682 		if (!oi)
3683 			return NULL;
3684 		c = oi->_clk;
3685 	}
3686 
3687 	clk = to_clk_hw_omap(__clk_get_hw(c));
3688 	clkdm = clk->clkdm;
3689 	if (!clkdm)
3690 		return NULL;
3691 
3692 	return clkdm->pwrdm.ptr;
3693 }
3694 
3695 /**
3696  * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
3697  * @oh: struct omap_hwmod *
3698  *
3699  * Returns the virtual address corresponding to the beginning of the
3700  * module's register target, in the address range that is intended to
3701  * be used by the MPU.  Returns the virtual address upon success or NULL
3702  * upon error.
3703  */
3704 void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
3705 {
3706 	if (!oh)
3707 		return NULL;
3708 
3709 	if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
3710 		return NULL;
3711 
3712 	if (oh->_state == _HWMOD_STATE_UNKNOWN)
3713 		return NULL;
3714 
3715 	return oh->_mpu_rt_va;
3716 }
3717 
3718 /**
3719  * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
3720  * @oh: struct omap_hwmod *
3721  * @init_oh: struct omap_hwmod * (initiator)
3722  *
3723  * Add a sleep dependency between the initiator @init_oh and @oh.
3724  * Intended to be called by DSP/Bridge code via platform_data for the
3725  * DSP case; and by the DMA code in the sDMA case.  DMA code, *Bridge
3726  * code needs to add/del initiator dependencies dynamically
3727  * before/after accessing a device.  Returns the return value from
3728  * _add_initiator_dep().
3729  *
3730  * XXX Keep a usecount in the clockdomain code
3731  */
3732 int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
3733 				 struct omap_hwmod *init_oh)
3734 {
3735 	return _add_initiator_dep(oh, init_oh);
3736 }
3737 
3738 /*
3739  * XXX what about functions for drivers to save/restore ocp_sysconfig
3740  * for context save/restore operations?
3741  */
3742 
3743 /**
3744  * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
3745  * @oh: struct omap_hwmod *
3746  * @init_oh: struct omap_hwmod * (initiator)
3747  *
3748  * Remove a sleep dependency between the initiator @init_oh and @oh.
3749  * Intended to be called by DSP/Bridge code via platform_data for the
3750  * DSP case; and by the DMA code in the sDMA case.  DMA code, *Bridge
3751  * code needs to add/del initiator dependencies dynamically
3752  * before/after accessing a device.  Returns the return value from
3753  * _del_initiator_dep().
3754  *
3755  * XXX Keep a usecount in the clockdomain code
3756  */
3757 int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
3758 				 struct omap_hwmod *init_oh)
3759 {
3760 	return _del_initiator_dep(oh, init_oh);
3761 }
3762 
3763 /**
3764  * omap_hwmod_enable_wakeup - allow device to wake up the system
3765  * @oh: struct omap_hwmod *
3766  *
3767  * Sets the module OCP socket ENAWAKEUP bit to allow the module to
3768  * send wakeups to the PRCM, and enable I/O ring wakeup events for
3769  * this IP block if it has dynamic mux entries.  Eventually this
3770  * should set PRCM wakeup registers to cause the PRCM to receive
3771  * wakeup events from the module.  Does not set any wakeup routing
3772  * registers beyond this point - if the module is to wake up any other
3773  * module or subsystem, that must be set separately.  Called by
3774  * omap_device code.  Returns -EINVAL on error or 0 upon success.
3775  */
3776 int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
3777 {
3778 	unsigned long flags;
3779 	u32 v;
3780 
3781 	spin_lock_irqsave(&oh->_lock, flags);
3782 
3783 	if (oh->class->sysc &&
3784 	    (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3785 		v = oh->_sysc_cache;
3786 		_enable_wakeup(oh, &v);
3787 		_write_sysconfig(v, oh);
3788 	}
3789 
3790 	_set_idle_ioring_wakeup(oh, true);
3791 	spin_unlock_irqrestore(&oh->_lock, flags);
3792 
3793 	return 0;
3794 }
3795 
3796 /**
3797  * omap_hwmod_disable_wakeup - prevent device from waking the system
3798  * @oh: struct omap_hwmod *
3799  *
3800  * Clears the module OCP socket ENAWAKEUP bit to prevent the module
3801  * from sending wakeups to the PRCM, and disable I/O ring wakeup
3802  * events for this IP block if it has dynamic mux entries.  Eventually
3803  * this should clear PRCM wakeup registers to cause the PRCM to ignore
3804  * wakeup events from the module.  Does not set any wakeup routing
3805  * registers beyond this point - if the module is to wake up any other
3806  * module or subsystem, that must be set separately.  Called by
3807  * omap_device code.  Returns -EINVAL on error or 0 upon success.
3808  */
3809 int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
3810 {
3811 	unsigned long flags;
3812 	u32 v;
3813 
3814 	spin_lock_irqsave(&oh->_lock, flags);
3815 
3816 	if (oh->class->sysc &&
3817 	    (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3818 		v = oh->_sysc_cache;
3819 		_disable_wakeup(oh, &v);
3820 		_write_sysconfig(v, oh);
3821 	}
3822 
3823 	_set_idle_ioring_wakeup(oh, false);
3824 	spin_unlock_irqrestore(&oh->_lock, flags);
3825 
3826 	return 0;
3827 }
3828 
3829 /**
3830  * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
3831  * contained in the hwmod module.
3832  * @oh: struct omap_hwmod *
3833  * @name: name of the reset line to lookup and assert
3834  *
3835  * Some IP like dsp, ipu or iva contain processor that require
3836  * an HW reset line to be assert / deassert in order to enable fully
3837  * the IP.  Returns -EINVAL if @oh is null or if the operation is not
3838  * yet supported on this OMAP; otherwise, passes along the return value
3839  * from _assert_hardreset().
3840  */
3841 int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
3842 {
3843 	int ret;
3844 	unsigned long flags;
3845 
3846 	if (!oh)
3847 		return -EINVAL;
3848 
3849 	spin_lock_irqsave(&oh->_lock, flags);
3850 	ret = _assert_hardreset(oh, name);
3851 	spin_unlock_irqrestore(&oh->_lock, flags);
3852 
3853 	return ret;
3854 }
3855 
3856 /**
3857  * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
3858  * contained in the hwmod module.
3859  * @oh: struct omap_hwmod *
3860  * @name: name of the reset line to look up and deassert
3861  *
3862  * Some IP like dsp, ipu or iva contain processor that require
3863  * an HW reset line to be assert / deassert in order to enable fully
3864  * the IP.  Returns -EINVAL if @oh is null or if the operation is not
3865  * yet supported on this OMAP; otherwise, passes along the return value
3866  * from _deassert_hardreset().
3867  */
3868 int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
3869 {
3870 	int ret;
3871 	unsigned long flags;
3872 
3873 	if (!oh)
3874 		return -EINVAL;
3875 
3876 	spin_lock_irqsave(&oh->_lock, flags);
3877 	ret = _deassert_hardreset(oh, name);
3878 	spin_unlock_irqrestore(&oh->_lock, flags);
3879 
3880 	return ret;
3881 }
3882 
3883 /**
3884  * omap_hwmod_read_hardreset - read the HW reset line state of submodules
3885  * contained in the hwmod module
3886  * @oh: struct omap_hwmod *
3887  * @name: name of the reset line to look up and read
3888  *
3889  * Return the current state of the hwmod @oh's reset line named @name:
3890  * returns -EINVAL upon parameter error or if this operation
3891  * is unsupported on the current OMAP; otherwise, passes along the return
3892  * value from _read_hardreset().
3893  */
3894 int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
3895 {
3896 	int ret;
3897 	unsigned long flags;
3898 
3899 	if (!oh)
3900 		return -EINVAL;
3901 
3902 	spin_lock_irqsave(&oh->_lock, flags);
3903 	ret = _read_hardreset(oh, name);
3904 	spin_unlock_irqrestore(&oh->_lock, flags);
3905 
3906 	return ret;
3907 }
3908 
3909 
3910 /**
3911  * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
3912  * @classname: struct omap_hwmod_class name to search for
3913  * @fn: callback function pointer to call for each hwmod in class @classname
3914  * @user: arbitrary context data to pass to the callback function
3915  *
3916  * For each omap_hwmod of class @classname, call @fn.
3917  * If the callback function returns something other than
3918  * zero, the iterator is terminated, and the callback function's return
3919  * value is passed back to the caller.  Returns 0 upon success, -EINVAL
3920  * if @classname or @fn are NULL, or passes back the error code from @fn.
3921  */
3922 int omap_hwmod_for_each_by_class(const char *classname,
3923 				 int (*fn)(struct omap_hwmod *oh,
3924 					   void *user),
3925 				 void *user)
3926 {
3927 	struct omap_hwmod *temp_oh;
3928 	int ret = 0;
3929 
3930 	if (!classname || !fn)
3931 		return -EINVAL;
3932 
3933 	pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
3934 		 __func__, classname);
3935 
3936 	list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
3937 		if (!strcmp(temp_oh->class->name, classname)) {
3938 			pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
3939 				 __func__, temp_oh->name);
3940 			ret = (*fn)(temp_oh, user);
3941 			if (ret)
3942 				break;
3943 		}
3944 	}
3945 
3946 	if (ret)
3947 		pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
3948 			 __func__, ret);
3949 
3950 	return ret;
3951 }
3952 
3953 /**
3954  * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
3955  * @oh: struct omap_hwmod *
3956  * @state: state that _setup() should leave the hwmod in
3957  *
3958  * Sets the hwmod state that @oh will enter at the end of _setup()
3959  * (called by omap_hwmod_setup_*()).  See also the documentation
3960  * for _setup_postsetup(), above.  Returns 0 upon success or
3961  * -EINVAL if there is a problem with the arguments or if the hwmod is
3962  * in the wrong state.
3963  */
3964 int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
3965 {
3966 	int ret;
3967 	unsigned long flags;
3968 
3969 	if (!oh)
3970 		return -EINVAL;
3971 
3972 	if (state != _HWMOD_STATE_DISABLED &&
3973 	    state != _HWMOD_STATE_ENABLED &&
3974 	    state != _HWMOD_STATE_IDLE)
3975 		return -EINVAL;
3976 
3977 	spin_lock_irqsave(&oh->_lock, flags);
3978 
3979 	if (oh->_state != _HWMOD_STATE_REGISTERED) {
3980 		ret = -EINVAL;
3981 		goto ohsps_unlock;
3982 	}
3983 
3984 	oh->_postsetup_state = state;
3985 	ret = 0;
3986 
3987 ohsps_unlock:
3988 	spin_unlock_irqrestore(&oh->_lock, flags);
3989 
3990 	return ret;
3991 }
3992 
3993 /**
3994  * omap_hwmod_get_context_loss_count - get lost context count
3995  * @oh: struct omap_hwmod *
3996  *
3997  * Returns the context loss count of associated @oh
3998  * upon success, or zero if no context loss data is available.
3999  *
4000  * On OMAP4, this queries the per-hwmod context loss register,
4001  * assuming one exists.  If not, or on OMAP2/3, this queries the
4002  * enclosing powerdomain context loss count.
4003  */
4004 int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
4005 {
4006 	struct powerdomain *pwrdm;
4007 	int ret = 0;
4008 
4009 	if (soc_ops.get_context_lost)
4010 		return soc_ops.get_context_lost(oh);
4011 
4012 	pwrdm = omap_hwmod_get_pwrdm(oh);
4013 	if (pwrdm)
4014 		ret = pwrdm_get_context_loss_count(pwrdm);
4015 
4016 	return ret;
4017 }
4018 
4019 /**
4020  * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
4021  * @oh: struct omap_hwmod *
4022  *
4023  * Prevent the hwmod @oh from being reset during the setup process.
4024  * Intended for use by board-*.c files on boards with devices that
4025  * cannot tolerate being reset.  Must be called before the hwmod has
4026  * been set up.  Returns 0 upon success or negative error code upon
4027  * failure.
4028  */
4029 int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
4030 {
4031 	if (!oh)
4032 		return -EINVAL;
4033 
4034 	if (oh->_state != _HWMOD_STATE_REGISTERED) {
4035 		pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
4036 			oh->name);
4037 		return -EINVAL;
4038 	}
4039 
4040 	oh->flags |= HWMOD_INIT_NO_RESET;
4041 
4042 	return 0;
4043 }
4044 
4045 /**
4046  * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
4047  * @oh: struct omap_hwmod * containing hwmod mux entries
4048  * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
4049  * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
4050  *
4051  * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
4052  * entry number @pad_idx for the hwmod @oh, trigger the interrupt
4053  * service routine for the hwmod's mpu_irqs array index @irq_idx.  If
4054  * this function is not called for a given pad_idx, then the ISR
4055  * associated with @oh's first MPU IRQ will be triggered when an I/O
4056  * pad wakeup occurs on that pad.  Note that @pad_idx is the index of
4057  * the _dynamic or wakeup_ entry: if there are other entries not
4058  * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
4059  * entries are NOT COUNTED in the dynamic pad index.  This function
4060  * must be called separately for each pad that requires its interrupt
4061  * to be re-routed this way.  Returns -EINVAL if there is an argument
4062  * problem or if @oh does not have hwmod mux entries or MPU IRQs;
4063  * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
4064  *
4065  * XXX This function interface is fragile.  Rather than using array
4066  * indexes, which are subject to unpredictable change, it should be
4067  * using hwmod IRQ names, and some other stable key for the hwmod mux
4068  * pad records.
4069  */
4070 int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
4071 {
4072 	int nr_irqs;
4073 
4074 	might_sleep();
4075 
4076 	if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
4077 	    pad_idx >= oh->mux->nr_pads_dynamic)
4078 		return -EINVAL;
4079 
4080 	/* Check the number of available mpu_irqs */
4081 	for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
4082 		;
4083 
4084 	if (irq_idx >= nr_irqs)
4085 		return -EINVAL;
4086 
4087 	if (!oh->mux->irqs) {
4088 		/* XXX What frees this? */
4089 		oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
4090 			GFP_KERNEL);
4091 		if (!oh->mux->irqs)
4092 			return -ENOMEM;
4093 	}
4094 	oh->mux->irqs[pad_idx] = irq_idx;
4095 
4096 	return 0;
4097 }
4098 
4099 /**
4100  * omap_hwmod_init - initialize the hwmod code
4101  *
4102  * Sets up some function pointers needed by the hwmod code to operate on the
4103  * currently-booted SoC.  Intended to be called once during kernel init
4104  * before any hwmods are registered.  No return value.
4105  */
4106 void __init omap_hwmod_init(void)
4107 {
4108 	if (cpu_is_omap24xx()) {
4109 		soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
4110 		soc_ops.assert_hardreset = _omap2_assert_hardreset;
4111 		soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4112 		soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
4113 	} else if (cpu_is_omap34xx()) {
4114 		soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
4115 		soc_ops.assert_hardreset = _omap2_assert_hardreset;
4116 		soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4117 		soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
4118 	} else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
4119 		soc_ops.enable_module = _omap4_enable_module;
4120 		soc_ops.disable_module = _omap4_disable_module;
4121 		soc_ops.wait_target_ready = _omap4_wait_target_ready;
4122 		soc_ops.assert_hardreset = _omap4_assert_hardreset;
4123 		soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
4124 		soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
4125 		soc_ops.init_clkdm = _init_clkdm;
4126 		soc_ops.update_context_lost = _omap4_update_context_lost;
4127 		soc_ops.get_context_lost = _omap4_get_context_lost;
4128 	} else if (soc_is_am33xx()) {
4129 		soc_ops.enable_module = _am33xx_enable_module;
4130 		soc_ops.disable_module = _am33xx_disable_module;
4131 		soc_ops.wait_target_ready = _am33xx_wait_target_ready;
4132 		soc_ops.assert_hardreset = _am33xx_assert_hardreset;
4133 		soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
4134 		soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
4135 		soc_ops.init_clkdm = _init_clkdm;
4136 	} else {
4137 		WARN(1, "omap_hwmod: unknown SoC type\n");
4138 	}
4139 
4140 	inited = true;
4141 }
4142 
4143 /**
4144  * omap_hwmod_get_main_clk - get pointer to main clock name
4145  * @oh: struct omap_hwmod *
4146  *
4147  * Returns the main clock name assocated with @oh upon success,
4148  * or NULL if @oh is NULL.
4149  */
4150 const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
4151 {
4152 	if (!oh)
4153 		return NULL;
4154 
4155 	return oh->main_clk;
4156 }
4157