1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * omap_hwmod implementation for OMAP2/3/4 4 * 5 * Copyright (C) 2009-2011 Nokia Corporation 6 * Copyright (C) 2011-2012 Texas Instruments, Inc. 7 * 8 * Paul Walmsley, Benoît Cousson, Kevin Hilman 9 * 10 * Created in collaboration with (alphabetical order): Thara Gopinath, 11 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand 12 * Sawant, Santosh Shilimkar, Richard Woodruff 13 * 14 * Introduction 15 * ------------ 16 * One way to view an OMAP SoC is as a collection of largely unrelated 17 * IP blocks connected by interconnects. The IP blocks include 18 * devices such as ARM processors, audio serial interfaces, UARTs, 19 * etc. Some of these devices, like the DSP, are created by TI; 20 * others, like the SGX, largely originate from external vendors. In 21 * TI's documentation, on-chip devices are referred to as "OMAP 22 * modules." Some of these IP blocks are identical across several 23 * OMAP versions. Others are revised frequently. 24 * 25 * These OMAP modules are tied together by various interconnects. 26 * Most of the address and data flow between modules is via OCP-based 27 * interconnects such as the L3 and L4 buses; but there are other 28 * interconnects that distribute the hardware clock tree, handle idle 29 * and reset signaling, supply power, and connect the modules to 30 * various pads or balls on the OMAP package. 31 * 32 * OMAP hwmod provides a consistent way to describe the on-chip 33 * hardware blocks and their integration into the rest of the chip. 34 * This description can be automatically generated from the TI 35 * hardware database. OMAP hwmod provides a standard, consistent API 36 * to reset, enable, idle, and disable these hardware blocks. And 37 * hwmod provides a way for other core code, such as the Linux device 38 * code or the OMAP power management and address space mapping code, 39 * to query the hardware database. 40 * 41 * Using hwmod 42 * ----------- 43 * Drivers won't call hwmod functions directly. That is done by the 44 * omap_device code, and in rare occasions, by custom integration code 45 * in arch/arm/ *omap*. The omap_device code includes functions to 46 * build a struct platform_device using omap_hwmod data, and that is 47 * currently how hwmod data is communicated to drivers and to the 48 * Linux driver model. Most drivers will call omap_hwmod functions only 49 * indirectly, via pm_runtime*() functions. 50 * 51 * From a layering perspective, here is where the OMAP hwmod code 52 * fits into the kernel software stack: 53 * 54 * +-------------------------------+ 55 * | Device driver code | 56 * | (e.g., drivers/) | 57 * +-------------------------------+ 58 * | Linux driver model | 59 * | (platform_device / | 60 * | platform_driver data/code) | 61 * +-------------------------------+ 62 * | OMAP core-driver integration | 63 * |(arch/arm/mach-omap2/devices.c)| 64 * +-------------------------------+ 65 * | omap_device code | 66 * | (../plat-omap/omap_device.c) | 67 * +-------------------------------+ 68 * ----> | omap_hwmod code/data | <----- 69 * | (../mach-omap2/omap_hwmod*) | 70 * +-------------------------------+ 71 * | OMAP clock/PRCM/register fns | 72 * | ({read,write}l_relaxed, clk*) | 73 * +-------------------------------+ 74 * 75 * Device drivers should not contain any OMAP-specific code or data in 76 * them. They should only contain code to operate the IP block that 77 * the driver is responsible for. This is because these IP blocks can 78 * also appear in other SoCs, either from TI (such as DaVinci) or from 79 * other manufacturers; and drivers should be reusable across other 80 * platforms. 81 * 82 * The OMAP hwmod code also will attempt to reset and idle all on-chip 83 * devices upon boot. The goal here is for the kernel to be 84 * completely self-reliant and independent from bootloaders. This is 85 * to ensure a repeatable configuration, both to ensure consistent 86 * runtime behavior, and to make it easier for others to reproduce 87 * bugs. 88 * 89 * OMAP module activity states 90 * --------------------------- 91 * The hwmod code considers modules to be in one of several activity 92 * states. IP blocks start out in an UNKNOWN state, then once they 93 * are registered via the hwmod code, proceed to the REGISTERED state. 94 * Once their clock names are resolved to clock pointers, the module 95 * enters the CLKS_INITED state; and finally, once the module has been 96 * reset and the integration registers programmed, the INITIALIZED state 97 * is entered. The hwmod code will then place the module into either 98 * the IDLE state to save power, or in the case of a critical system 99 * module, the ENABLED state. 100 * 101 * OMAP core integration code can then call omap_hwmod*() functions 102 * directly to move the module between the IDLE, ENABLED, and DISABLED 103 * states, as needed. This is done during both the PM idle loop, and 104 * in the OMAP core integration code's implementation of the PM runtime 105 * functions. 106 * 107 * References 108 * ---------- 109 * This is a partial list. 110 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064) 111 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090) 112 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108) 113 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140) 114 * - Open Core Protocol Specification 2.2 115 * 116 * To do: 117 * - handle IO mapping 118 * - bus throughput & module latency measurement code 119 * 120 * XXX add tests at the beginning of each function to ensure the hwmod is 121 * in the appropriate state 122 * XXX error return values should be checked to ensure that they are 123 * appropriate 124 */ 125 #undef DEBUG 126 127 #include <linux/kernel.h> 128 #include <linux/errno.h> 129 #include <linux/io.h> 130 #include <linux/clk.h> 131 #include <linux/clk-provider.h> 132 #include <linux/delay.h> 133 #include <linux/err.h> 134 #include <linux/list.h> 135 #include <linux/mutex.h> 136 #include <linux/spinlock.h> 137 #include <linux/slab.h> 138 #include <linux/cpu.h> 139 #include <linux/of.h> 140 #include <linux/of_address.h> 141 #include <linux/memblock.h> 142 143 #include <linux/platform_data/ti-sysc.h> 144 145 #include <dt-bindings/bus/ti-sysc.h> 146 147 #include <asm/system_misc.h> 148 149 #include "clock.h" 150 #include "omap_hwmod.h" 151 152 #include "soc.h" 153 #include "common.h" 154 #include "clockdomain.h" 155 #include "hdq1w.h" 156 #include "mmc.h" 157 #include "powerdomain.h" 158 #include "cm2xxx.h" 159 #include "cm3xxx.h" 160 #include "cm33xx.h" 161 #include "prm.h" 162 #include "prm3xxx.h" 163 #include "prm44xx.h" 164 #include "prm33xx.h" 165 #include "prminst44xx.h" 166 #include "pm.h" 167 #include "wd_timer.h" 168 169 /* Name of the OMAP hwmod for the MPU */ 170 #define MPU_INITIATOR_NAME "mpu" 171 172 /* 173 * Number of struct omap_hwmod_link records per struct 174 * omap_hwmod_ocp_if record (master->slave and slave->master) 175 */ 176 #define LINKS_PER_OCP_IF 2 177 178 /* 179 * Address offset (in bytes) between the reset control and the reset 180 * status registers: 4 bytes on OMAP4 181 */ 182 #define OMAP4_RST_CTRL_ST_OFFSET 4 183 184 /* 185 * Maximum length for module clock handle names 186 */ 187 #define MOD_CLK_MAX_NAME_LEN 32 188 189 /** 190 * struct clkctrl_provider - clkctrl provider mapping data 191 * @num_addrs: number of base address ranges for the provider 192 * @addr: base address(es) for the provider 193 * @size: size(s) of the provider address space(s) 194 * @node: device node associated with the provider 195 * @link: list link 196 */ 197 struct clkctrl_provider { 198 int num_addrs; 199 u32 *addr; 200 u32 *size; 201 struct device_node *node; 202 struct list_head link; 203 }; 204 205 static LIST_HEAD(clkctrl_providers); 206 207 /** 208 * struct omap_hwmod_reset - IP specific reset functions 209 * @match: string to match against the module name 210 * @len: number of characters to match 211 * @reset: IP specific reset function 212 * 213 * Used only in cases where struct omap_hwmod is dynamically allocated. 214 */ 215 struct omap_hwmod_reset { 216 const char *match; 217 int len; 218 int (*reset)(struct omap_hwmod *oh); 219 }; 220 221 /** 222 * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations 223 * @enable_module: function to enable a module (via MODULEMODE) 224 * @disable_module: function to disable a module (via MODULEMODE) 225 * 226 * XXX Eventually this functionality will be hidden inside the PRM/CM 227 * device drivers. Until then, this should avoid huge blocks of cpu_is_*() 228 * conditionals in this code. 229 */ 230 struct omap_hwmod_soc_ops { 231 void (*enable_module)(struct omap_hwmod *oh); 232 int (*disable_module)(struct omap_hwmod *oh); 233 int (*wait_target_ready)(struct omap_hwmod *oh); 234 int (*assert_hardreset)(struct omap_hwmod *oh, 235 struct omap_hwmod_rst_info *ohri); 236 int (*deassert_hardreset)(struct omap_hwmod *oh, 237 struct omap_hwmod_rst_info *ohri); 238 int (*is_hardreset_asserted)(struct omap_hwmod *oh, 239 struct omap_hwmod_rst_info *ohri); 240 int (*init_clkdm)(struct omap_hwmod *oh); 241 void (*update_context_lost)(struct omap_hwmod *oh); 242 int (*get_context_lost)(struct omap_hwmod *oh); 243 int (*disable_direct_prcm)(struct omap_hwmod *oh); 244 u32 (*xlate_clkctrl)(struct omap_hwmod *oh); 245 }; 246 247 /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */ 248 static struct omap_hwmod_soc_ops soc_ops; 249 250 /* omap_hwmod_list contains all registered struct omap_hwmods */ 251 static LIST_HEAD(omap_hwmod_list); 252 static DEFINE_MUTEX(list_lock); 253 254 /* mpu_oh: used to add/remove MPU initiator from sleepdep list */ 255 static struct omap_hwmod *mpu_oh; 256 257 /* inited: set to true once the hwmod code is initialized */ 258 static bool inited; 259 260 /* Private functions */ 261 262 /** 263 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy 264 * @oh: struct omap_hwmod * 265 * 266 * Load the current value of the hwmod OCP_SYSCONFIG register into the 267 * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no 268 * OCP_SYSCONFIG register or 0 upon success. 269 */ 270 static int _update_sysc_cache(struct omap_hwmod *oh) 271 { 272 if (!oh->class->sysc) { 273 WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name); 274 return -EINVAL; 275 } 276 277 /* XXX ensure module interface clock is up */ 278 279 oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs); 280 281 if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE)) 282 oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED; 283 284 return 0; 285 } 286 287 /** 288 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register 289 * @v: OCP_SYSCONFIG value to write 290 * @oh: struct omap_hwmod * 291 * 292 * Write @v into the module class' OCP_SYSCONFIG register, if it has 293 * one. No return value. 294 */ 295 static void _write_sysconfig(u32 v, struct omap_hwmod *oh) 296 { 297 if (!oh->class->sysc) { 298 WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name); 299 return; 300 } 301 302 /* XXX ensure module interface clock is up */ 303 304 /* Module might have lost context, always update cache and register */ 305 oh->_sysc_cache = v; 306 307 /* 308 * Some IP blocks (such as RTC) require unlocking of IP before 309 * accessing its registers. If a function pointer is present 310 * to unlock, then call it before accessing sysconfig and 311 * call lock after writing sysconfig. 312 */ 313 if (oh->class->unlock) 314 oh->class->unlock(oh); 315 316 omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs); 317 318 if (oh->class->lock) 319 oh->class->lock(oh); 320 } 321 322 /** 323 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v 324 * @oh: struct omap_hwmod * 325 * @standbymode: MIDLEMODE field bits 326 * @v: pointer to register contents to modify 327 * 328 * Update the master standby mode bits in @v to be @standbymode for 329 * the @oh hwmod. Does not write to the hardware. Returns -EINVAL 330 * upon error or 0 upon success. 331 */ 332 static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode, 333 u32 *v) 334 { 335 u32 mstandby_mask; 336 u8 mstandby_shift; 337 338 if (!oh->class->sysc || 339 !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE)) 340 return -EINVAL; 341 342 if (!oh->class->sysc->sysc_fields) { 343 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); 344 return -EINVAL; 345 } 346 347 mstandby_shift = oh->class->sysc->sysc_fields->midle_shift; 348 mstandby_mask = (0x3 << mstandby_shift); 349 350 *v &= ~mstandby_mask; 351 *v |= __ffs(standbymode) << mstandby_shift; 352 353 return 0; 354 } 355 356 /** 357 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v 358 * @oh: struct omap_hwmod * 359 * @idlemode: SIDLEMODE field bits 360 * @v: pointer to register contents to modify 361 * 362 * Update the slave idle mode bits in @v to be @idlemode for the @oh 363 * hwmod. Does not write to the hardware. Returns -EINVAL upon error 364 * or 0 upon success. 365 */ 366 static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v) 367 { 368 u32 sidle_mask; 369 u8 sidle_shift; 370 371 if (!oh->class->sysc || 372 !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE)) 373 return -EINVAL; 374 375 if (!oh->class->sysc->sysc_fields) { 376 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); 377 return -EINVAL; 378 } 379 380 sidle_shift = oh->class->sysc->sysc_fields->sidle_shift; 381 sidle_mask = (0x3 << sidle_shift); 382 383 *v &= ~sidle_mask; 384 *v |= __ffs(idlemode) << sidle_shift; 385 386 return 0; 387 } 388 389 /** 390 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v 391 * @oh: struct omap_hwmod * 392 * @clockact: CLOCKACTIVITY field bits 393 * @v: pointer to register contents to modify 394 * 395 * Update the clockactivity mode bits in @v to be @clockact for the 396 * @oh hwmod. Used for additional powersaving on some modules. Does 397 * not write to the hardware. Returns -EINVAL upon error or 0 upon 398 * success. 399 */ 400 static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v) 401 { 402 u32 clkact_mask; 403 u8 clkact_shift; 404 405 if (!oh->class->sysc || 406 !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY)) 407 return -EINVAL; 408 409 if (!oh->class->sysc->sysc_fields) { 410 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); 411 return -EINVAL; 412 } 413 414 clkact_shift = oh->class->sysc->sysc_fields->clkact_shift; 415 clkact_mask = (0x3 << clkact_shift); 416 417 *v &= ~clkact_mask; 418 *v |= clockact << clkact_shift; 419 420 return 0; 421 } 422 423 /** 424 * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v 425 * @oh: struct omap_hwmod * 426 * @v: pointer to register contents to modify 427 * 428 * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon 429 * error or 0 upon success. 430 */ 431 static int _set_softreset(struct omap_hwmod *oh, u32 *v) 432 { 433 u32 softrst_mask; 434 435 if (!oh->class->sysc || 436 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET)) 437 return -EINVAL; 438 439 if (!oh->class->sysc->sysc_fields) { 440 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); 441 return -EINVAL; 442 } 443 444 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift); 445 446 *v |= softrst_mask; 447 448 return 0; 449 } 450 451 /** 452 * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v 453 * @oh: struct omap_hwmod * 454 * @v: pointer to register contents to modify 455 * 456 * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon 457 * error or 0 upon success. 458 */ 459 static int _clear_softreset(struct omap_hwmod *oh, u32 *v) 460 { 461 u32 softrst_mask; 462 463 if (!oh->class->sysc || 464 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET)) 465 return -EINVAL; 466 467 if (!oh->class->sysc->sysc_fields) { 468 WARN(1, 469 "omap_hwmod: %s: sysc_fields absent for sysconfig class\n", 470 oh->name); 471 return -EINVAL; 472 } 473 474 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift); 475 476 *v &= ~softrst_mask; 477 478 return 0; 479 } 480 481 /** 482 * _wait_softreset_complete - wait for an OCP softreset to complete 483 * @oh: struct omap_hwmod * to wait on 484 * 485 * Wait until the IP block represented by @oh reports that its OCP 486 * softreset is complete. This can be triggered by software (see 487 * _ocp_softreset()) or by hardware upon returning from off-mode (one 488 * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT 489 * microseconds. Returns the number of microseconds waited. 490 */ 491 static int _wait_softreset_complete(struct omap_hwmod *oh) 492 { 493 struct omap_hwmod_class_sysconfig *sysc; 494 u32 softrst_mask; 495 int c = 0; 496 497 sysc = oh->class->sysc; 498 499 if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS && sysc->syss_offs > 0) 500 omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs) 501 & SYSS_RESETDONE_MASK), 502 MAX_MODULE_SOFTRESET_WAIT, c); 503 else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) { 504 softrst_mask = (0x1 << sysc->sysc_fields->srst_shift); 505 omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs) 506 & softrst_mask), 507 MAX_MODULE_SOFTRESET_WAIT, c); 508 } 509 510 return c; 511 } 512 513 /** 514 * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v 515 * @oh: struct omap_hwmod * 516 * 517 * The DMADISABLE bit is a semi-automatic bit present in sysconfig register 518 * of some modules. When the DMA must perform read/write accesses, the 519 * DMADISABLE bit is cleared by the hardware. But when the DMA must stop 520 * for power management, software must set the DMADISABLE bit back to 1. 521 * 522 * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon 523 * error or 0 upon success. 524 */ 525 static int _set_dmadisable(struct omap_hwmod *oh) 526 { 527 u32 v; 528 u32 dmadisable_mask; 529 530 if (!oh->class->sysc || 531 !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE)) 532 return -EINVAL; 533 534 if (!oh->class->sysc->sysc_fields) { 535 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); 536 return -EINVAL; 537 } 538 539 /* clocks must be on for this operation */ 540 if (oh->_state != _HWMOD_STATE_ENABLED) { 541 pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name); 542 return -EINVAL; 543 } 544 545 pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name); 546 547 v = oh->_sysc_cache; 548 dmadisable_mask = 549 (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift); 550 v |= dmadisable_mask; 551 _write_sysconfig(v, oh); 552 553 return 0; 554 } 555 556 /** 557 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v 558 * @oh: struct omap_hwmod * 559 * @autoidle: desired AUTOIDLE bitfield value (0 or 1) 560 * @v: pointer to register contents to modify 561 * 562 * Update the module autoidle bit in @v to be @autoidle for the @oh 563 * hwmod. The autoidle bit controls whether the module can gate 564 * internal clocks automatically when it isn't doing anything; the 565 * exact function of this bit varies on a per-module basis. This 566 * function does not write to the hardware. Returns -EINVAL upon 567 * error or 0 upon success. 568 */ 569 static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle, 570 u32 *v) 571 { 572 u32 autoidle_mask; 573 u8 autoidle_shift; 574 575 if (!oh->class->sysc || 576 !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE)) 577 return -EINVAL; 578 579 if (!oh->class->sysc->sysc_fields) { 580 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); 581 return -EINVAL; 582 } 583 584 autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift; 585 autoidle_mask = (0x1 << autoidle_shift); 586 587 *v &= ~autoidle_mask; 588 *v |= autoidle << autoidle_shift; 589 590 return 0; 591 } 592 593 /** 594 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware 595 * @oh: struct omap_hwmod * 596 * 597 * Allow the hardware module @oh to send wakeups. Returns -EINVAL 598 * upon error or 0 upon success. 599 */ 600 static int _enable_wakeup(struct omap_hwmod *oh, u32 *v) 601 { 602 if (!oh->class->sysc || 603 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) || 604 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) || 605 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP))) 606 return -EINVAL; 607 608 if (!oh->class->sysc->sysc_fields) { 609 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); 610 return -EINVAL; 611 } 612 613 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) 614 *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift; 615 616 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) 617 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v); 618 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP) 619 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v); 620 621 /* XXX test pwrdm_get_wken for this hwmod's subsystem */ 622 623 return 0; 624 } 625 626 static struct clockdomain *_get_clkdm(struct omap_hwmod *oh) 627 { 628 struct clk_hw_omap *clk; 629 630 if (!oh) 631 return NULL; 632 633 if (oh->clkdm) { 634 return oh->clkdm; 635 } else if (oh->_clk) { 636 if (!omap2_clk_is_hw_omap(__clk_get_hw(oh->_clk))) 637 return NULL; 638 clk = to_clk_hw_omap(__clk_get_hw(oh->_clk)); 639 return clk->clkdm; 640 } 641 return NULL; 642 } 643 644 /** 645 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active 646 * @oh: struct omap_hwmod * 647 * 648 * Prevent the hardware module @oh from entering idle while the 649 * hardare module initiator @init_oh is active. Useful when a module 650 * will be accessed by a particular initiator (e.g., if a module will 651 * be accessed by the IVA, there should be a sleepdep between the IVA 652 * initiator and the module). Only applies to modules in smart-idle 653 * mode. If the clockdomain is marked as not needing autodeps, return 654 * 0 without doing anything. Otherwise, returns -EINVAL upon error or 655 * passes along clkdm_add_sleepdep() value upon success. 656 */ 657 static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh) 658 { 659 struct clockdomain *clkdm, *init_clkdm; 660 661 clkdm = _get_clkdm(oh); 662 init_clkdm = _get_clkdm(init_oh); 663 664 if (!clkdm || !init_clkdm) 665 return -EINVAL; 666 667 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS) 668 return 0; 669 670 return clkdm_add_sleepdep(clkdm, init_clkdm); 671 } 672 673 /** 674 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active 675 * @oh: struct omap_hwmod * 676 * 677 * Allow the hardware module @oh to enter idle while the hardare 678 * module initiator @init_oh is active. Useful when a module will not 679 * be accessed by a particular initiator (e.g., if a module will not 680 * be accessed by the IVA, there should be no sleepdep between the IVA 681 * initiator and the module). Only applies to modules in smart-idle 682 * mode. If the clockdomain is marked as not needing autodeps, return 683 * 0 without doing anything. Returns -EINVAL upon error or passes 684 * along clkdm_del_sleepdep() value upon success. 685 */ 686 static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh) 687 { 688 struct clockdomain *clkdm, *init_clkdm; 689 690 clkdm = _get_clkdm(oh); 691 init_clkdm = _get_clkdm(init_oh); 692 693 if (!clkdm || !init_clkdm) 694 return -EINVAL; 695 696 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS) 697 return 0; 698 699 return clkdm_del_sleepdep(clkdm, init_clkdm); 700 } 701 702 static const struct of_device_id ti_clkctrl_match_table[] __initconst = { 703 { .compatible = "ti,clkctrl" }, 704 { } 705 }; 706 707 static int __init _setup_clkctrl_provider(struct device_node *np) 708 { 709 const __be32 *addrp; 710 struct clkctrl_provider *provider; 711 u64 size; 712 int i; 713 714 provider = memblock_alloc(sizeof(*provider), SMP_CACHE_BYTES); 715 if (!provider) 716 return -ENOMEM; 717 718 provider->node = np; 719 720 provider->num_addrs = 721 of_property_count_elems_of_size(np, "reg", sizeof(u32)) / 2; 722 723 provider->addr = 724 memblock_alloc(sizeof(void *) * provider->num_addrs, 725 SMP_CACHE_BYTES); 726 if (!provider->addr) 727 return -ENOMEM; 728 729 provider->size = 730 memblock_alloc(sizeof(u32) * provider->num_addrs, 731 SMP_CACHE_BYTES); 732 if (!provider->size) 733 return -ENOMEM; 734 735 for (i = 0; i < provider->num_addrs; i++) { 736 addrp = of_get_address(np, i, &size, NULL); 737 provider->addr[i] = (u32)of_translate_address(np, addrp); 738 provider->size[i] = size; 739 pr_debug("%s: %pOF: %x...%x\n", __func__, np, provider->addr[i], 740 provider->addr[i] + provider->size[i]); 741 } 742 743 list_add(&provider->link, &clkctrl_providers); 744 745 return 0; 746 } 747 748 static int __init _init_clkctrl_providers(void) 749 { 750 struct device_node *np; 751 int ret = 0; 752 753 for_each_matching_node(np, ti_clkctrl_match_table) { 754 ret = _setup_clkctrl_provider(np); 755 if (ret) 756 break; 757 } 758 759 return ret; 760 } 761 762 static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh) 763 { 764 if (!oh->prcm.omap4.modulemode) 765 return 0; 766 767 return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition, 768 oh->clkdm->cm_inst, 769 oh->prcm.omap4.clkctrl_offs); 770 } 771 772 static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh) 773 { 774 struct clkctrl_provider *provider; 775 struct clk *clk; 776 u32 addr; 777 778 if (!soc_ops.xlate_clkctrl) 779 return NULL; 780 781 addr = soc_ops.xlate_clkctrl(oh); 782 if (!addr) 783 return NULL; 784 785 pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr); 786 787 list_for_each_entry(provider, &clkctrl_providers, link) { 788 int i; 789 790 for (i = 0; i < provider->num_addrs; i++) { 791 if (provider->addr[i] <= addr && 792 provider->addr[i] + provider->size[i] > addr) { 793 struct of_phandle_args clkspec; 794 795 clkspec.np = provider->node; 796 clkspec.args_count = 2; 797 clkspec.args[0] = addr - provider->addr[0]; 798 clkspec.args[1] = 0; 799 800 clk = of_clk_get_from_provider(&clkspec); 801 802 pr_debug("%s: %s got %p (offset=%x, provider=%pOF)\n", 803 __func__, oh->name, clk, 804 clkspec.args[0], provider->node); 805 806 return clk; 807 } 808 } 809 } 810 811 return NULL; 812 } 813 814 /** 815 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk 816 * @oh: struct omap_hwmod * 817 * 818 * Called from _init_clocks(). Populates the @oh _clk (main 819 * functional clock pointer) if a clock matching the hwmod name is found, 820 * or a main_clk is present. Returns 0 on success or -EINVAL on error. 821 */ 822 static int _init_main_clk(struct omap_hwmod *oh) 823 { 824 int ret = 0; 825 struct clk *clk = NULL; 826 827 clk = _lookup_clkctrl_clk(oh); 828 829 if (!IS_ERR_OR_NULL(clk)) { 830 pr_debug("%s: mapped main_clk %s for %s\n", __func__, 831 __clk_get_name(clk), oh->name); 832 oh->main_clk = __clk_get_name(clk); 833 oh->_clk = clk; 834 soc_ops.disable_direct_prcm(oh); 835 } else { 836 if (!oh->main_clk) 837 return 0; 838 839 oh->_clk = clk_get(NULL, oh->main_clk); 840 } 841 842 if (IS_ERR(oh->_clk)) { 843 pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n", 844 oh->name, oh->main_clk); 845 return -EINVAL; 846 } 847 /* 848 * HACK: This needs a re-visit once clk_prepare() is implemented 849 * to do something meaningful. Today its just a no-op. 850 * If clk_prepare() is used at some point to do things like 851 * voltage scaling etc, then this would have to be moved to 852 * some point where subsystems like i2c and pmic become 853 * available. 854 */ 855 clk_prepare(oh->_clk); 856 857 if (!_get_clkdm(oh)) 858 pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n", 859 oh->name, oh->main_clk); 860 861 return ret; 862 } 863 864 /** 865 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks 866 * @oh: struct omap_hwmod * 867 * 868 * Called from _init_clocks(). Populates the @oh OCP slave interface 869 * clock pointers. Returns 0 on success or -EINVAL on error. 870 */ 871 static int _init_interface_clks(struct omap_hwmod *oh) 872 { 873 struct omap_hwmod_ocp_if *os; 874 struct clk *c; 875 int ret = 0; 876 877 list_for_each_entry(os, &oh->slave_ports, node) { 878 if (!os->clk) 879 continue; 880 881 c = clk_get(NULL, os->clk); 882 if (IS_ERR(c)) { 883 pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n", 884 oh->name, os->clk); 885 ret = -EINVAL; 886 continue; 887 } 888 os->_clk = c; 889 /* 890 * HACK: This needs a re-visit once clk_prepare() is implemented 891 * to do something meaningful. Today its just a no-op. 892 * If clk_prepare() is used at some point to do things like 893 * voltage scaling etc, then this would have to be moved to 894 * some point where subsystems like i2c and pmic become 895 * available. 896 */ 897 clk_prepare(os->_clk); 898 } 899 900 return ret; 901 } 902 903 /** 904 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks 905 * @oh: struct omap_hwmod * 906 * 907 * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk 908 * clock pointers. Returns 0 on success or -EINVAL on error. 909 */ 910 static int _init_opt_clks(struct omap_hwmod *oh) 911 { 912 struct omap_hwmod_opt_clk *oc; 913 struct clk *c; 914 int i; 915 int ret = 0; 916 917 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) { 918 c = clk_get(NULL, oc->clk); 919 if (IS_ERR(c)) { 920 pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n", 921 oh->name, oc->clk); 922 ret = -EINVAL; 923 continue; 924 } 925 oc->_clk = c; 926 /* 927 * HACK: This needs a re-visit once clk_prepare() is implemented 928 * to do something meaningful. Today its just a no-op. 929 * If clk_prepare() is used at some point to do things like 930 * voltage scaling etc, then this would have to be moved to 931 * some point where subsystems like i2c and pmic become 932 * available. 933 */ 934 clk_prepare(oc->_clk); 935 } 936 937 return ret; 938 } 939 940 static void _enable_optional_clocks(struct omap_hwmod *oh) 941 { 942 struct omap_hwmod_opt_clk *oc; 943 int i; 944 945 pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name); 946 947 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) 948 if (oc->_clk) { 949 pr_debug("omap_hwmod: enable %s:%s\n", oc->role, 950 __clk_get_name(oc->_clk)); 951 clk_enable(oc->_clk); 952 } 953 } 954 955 static void _disable_optional_clocks(struct omap_hwmod *oh) 956 { 957 struct omap_hwmod_opt_clk *oc; 958 int i; 959 960 pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name); 961 962 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) 963 if (oc->_clk) { 964 pr_debug("omap_hwmod: disable %s:%s\n", oc->role, 965 __clk_get_name(oc->_clk)); 966 clk_disable(oc->_clk); 967 } 968 } 969 970 /** 971 * _enable_clocks - enable hwmod main clock and interface clocks 972 * @oh: struct omap_hwmod * 973 * 974 * Enables all clocks necessary for register reads and writes to succeed 975 * on the hwmod @oh. Returns 0. 976 */ 977 static int _enable_clocks(struct omap_hwmod *oh) 978 { 979 struct omap_hwmod_ocp_if *os; 980 981 pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name); 982 983 if (oh->flags & HWMOD_OPT_CLKS_NEEDED) 984 _enable_optional_clocks(oh); 985 986 if (oh->_clk) 987 clk_enable(oh->_clk); 988 989 list_for_each_entry(os, &oh->slave_ports, node) { 990 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE)) { 991 omap2_clk_deny_idle(os->_clk); 992 clk_enable(os->_clk); 993 } 994 } 995 996 /* The opt clocks are controlled by the device driver. */ 997 998 return 0; 999 } 1000 1001 /** 1002 * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework 1003 * @oh: struct omap_hwmod * 1004 */ 1005 static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh) 1006 { 1007 if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK) 1008 return true; 1009 1010 return false; 1011 } 1012 1013 /** 1014 * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock 1015 * @oh: struct omap_hwmod * 1016 */ 1017 static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh) 1018 { 1019 if (oh->prcm.omap4.clkctrl_offs) 1020 return true; 1021 1022 if (!oh->prcm.omap4.clkctrl_offs && 1023 oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET) 1024 return true; 1025 1026 return false; 1027 } 1028 1029 /** 1030 * _disable_clocks - disable hwmod main clock and interface clocks 1031 * @oh: struct omap_hwmod * 1032 * 1033 * Disables the hwmod @oh main functional and interface clocks. Returns 0. 1034 */ 1035 static int _disable_clocks(struct omap_hwmod *oh) 1036 { 1037 struct omap_hwmod_ocp_if *os; 1038 1039 pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name); 1040 1041 if (oh->_clk) 1042 clk_disable(oh->_clk); 1043 1044 list_for_each_entry(os, &oh->slave_ports, node) { 1045 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE)) { 1046 clk_disable(os->_clk); 1047 omap2_clk_allow_idle(os->_clk); 1048 } 1049 } 1050 1051 if (oh->flags & HWMOD_OPT_CLKS_NEEDED) 1052 _disable_optional_clocks(oh); 1053 1054 /* The opt clocks are controlled by the device driver. */ 1055 1056 return 0; 1057 } 1058 1059 /** 1060 * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4 1061 * @oh: struct omap_hwmod * 1062 * 1063 * Enables the PRCM module mode related to the hwmod @oh. 1064 * No return value. 1065 */ 1066 static void _omap4_enable_module(struct omap_hwmod *oh) 1067 { 1068 if (!oh->clkdm || !oh->prcm.omap4.modulemode || 1069 _omap4_clkctrl_managed_by_clkfwk(oh)) 1070 return; 1071 1072 pr_debug("omap_hwmod: %s: %s: %d\n", 1073 oh->name, __func__, oh->prcm.omap4.modulemode); 1074 1075 omap_cm_module_enable(oh->prcm.omap4.modulemode, 1076 oh->clkdm->prcm_partition, 1077 oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs); 1078 } 1079 1080 /** 1081 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4 1082 * @oh: struct omap_hwmod * 1083 * 1084 * Wait for a module @oh to enter slave idle. Returns 0 if the module 1085 * does not have an IDLEST bit or if the module successfully enters 1086 * slave idle; otherwise, pass along the return value of the 1087 * appropriate *_cm*_wait_module_idle() function. 1088 */ 1089 static int _omap4_wait_target_disable(struct omap_hwmod *oh) 1090 { 1091 if (!oh) 1092 return -EINVAL; 1093 1094 if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm) 1095 return 0; 1096 1097 if (oh->flags & HWMOD_NO_IDLEST) 1098 return 0; 1099 1100 if (_omap4_clkctrl_managed_by_clkfwk(oh)) 1101 return 0; 1102 1103 if (!_omap4_has_clkctrl_clock(oh)) 1104 return 0; 1105 1106 return omap_cm_wait_module_idle(oh->clkdm->prcm_partition, 1107 oh->clkdm->cm_inst, 1108 oh->prcm.omap4.clkctrl_offs, 0); 1109 } 1110 1111 /** 1112 * _save_mpu_port_index - find and save the index to @oh's MPU port 1113 * @oh: struct omap_hwmod * 1114 * 1115 * Determines the array index of the OCP slave port that the MPU uses 1116 * to address the device, and saves it into the struct omap_hwmod. 1117 * Intended to be called during hwmod registration only. No return 1118 * value. 1119 */ 1120 static void __init _save_mpu_port_index(struct omap_hwmod *oh) 1121 { 1122 struct omap_hwmod_ocp_if *os = NULL; 1123 1124 if (!oh) 1125 return; 1126 1127 oh->_int_flags |= _HWMOD_NO_MPU_PORT; 1128 1129 list_for_each_entry(os, &oh->slave_ports, node) { 1130 if (os->user & OCP_USER_MPU) { 1131 oh->_mpu_port = os; 1132 oh->_int_flags &= ~_HWMOD_NO_MPU_PORT; 1133 break; 1134 } 1135 } 1136 1137 return; 1138 } 1139 1140 /** 1141 * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU 1142 * @oh: struct omap_hwmod * 1143 * 1144 * Given a pointer to a struct omap_hwmod record @oh, return a pointer 1145 * to the struct omap_hwmod_ocp_if record that is used by the MPU to 1146 * communicate with the IP block. This interface need not be directly 1147 * connected to the MPU (and almost certainly is not), but is directly 1148 * connected to the IP block represented by @oh. Returns a pointer 1149 * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon 1150 * error or if there does not appear to be a path from the MPU to this 1151 * IP block. 1152 */ 1153 static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh) 1154 { 1155 if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0) 1156 return NULL; 1157 1158 return oh->_mpu_port; 1159 }; 1160 1161 /** 1162 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG 1163 * @oh: struct omap_hwmod * 1164 * 1165 * Ensure that the OCP_SYSCONFIG register for the IP block represented 1166 * by @oh is set to indicate to the PRCM that the IP block is active. 1167 * Usually this means placing the module into smart-idle mode and 1168 * smart-standby, but if there is a bug in the automatic idle handling 1169 * for the IP block, it may need to be placed into the force-idle or 1170 * no-idle variants of these modes. No return value. 1171 */ 1172 static void _enable_sysc(struct omap_hwmod *oh) 1173 { 1174 u8 idlemode, sf; 1175 u32 v; 1176 bool clkdm_act; 1177 struct clockdomain *clkdm; 1178 1179 if (!oh->class->sysc) 1180 return; 1181 1182 /* 1183 * Wait until reset has completed, this is needed as the IP 1184 * block is reset automatically by hardware in some cases 1185 * (off-mode for example), and the drivers require the 1186 * IP to be ready when they access it 1187 */ 1188 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET) 1189 _enable_optional_clocks(oh); 1190 _wait_softreset_complete(oh); 1191 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET) 1192 _disable_optional_clocks(oh); 1193 1194 v = oh->_sysc_cache; 1195 sf = oh->class->sysc->sysc_flags; 1196 1197 clkdm = _get_clkdm(oh); 1198 if (sf & SYSC_HAS_SIDLEMODE) { 1199 if (oh->flags & HWMOD_SWSUP_SIDLE || 1200 oh->flags & HWMOD_SWSUP_SIDLE_ACT) { 1201 idlemode = HWMOD_IDLEMODE_NO; 1202 } else { 1203 if (sf & SYSC_HAS_ENAWAKEUP) 1204 _enable_wakeup(oh, &v); 1205 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) 1206 idlemode = HWMOD_IDLEMODE_SMART_WKUP; 1207 else 1208 idlemode = HWMOD_IDLEMODE_SMART; 1209 } 1210 1211 /* 1212 * This is special handling for some IPs like 1213 * 32k sync timer. Force them to idle! 1214 */ 1215 clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU); 1216 if (clkdm_act && !(oh->class->sysc->idlemodes & 1217 (SIDLE_SMART | SIDLE_SMART_WKUP))) 1218 idlemode = HWMOD_IDLEMODE_FORCE; 1219 1220 _set_slave_idlemode(oh, idlemode, &v); 1221 } 1222 1223 if (sf & SYSC_HAS_MIDLEMODE) { 1224 if (oh->flags & HWMOD_FORCE_MSTANDBY) { 1225 idlemode = HWMOD_IDLEMODE_FORCE; 1226 } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) { 1227 idlemode = HWMOD_IDLEMODE_NO; 1228 } else { 1229 if (sf & SYSC_HAS_ENAWAKEUP) 1230 _enable_wakeup(oh, &v); 1231 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP) 1232 idlemode = HWMOD_IDLEMODE_SMART_WKUP; 1233 else 1234 idlemode = HWMOD_IDLEMODE_SMART; 1235 } 1236 _set_master_standbymode(oh, idlemode, &v); 1237 } 1238 1239 /* 1240 * XXX The clock framework should handle this, by 1241 * calling into this code. But this must wait until the 1242 * clock structures are tagged with omap_hwmod entries 1243 */ 1244 if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) && 1245 (sf & SYSC_HAS_CLOCKACTIVITY)) 1246 _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v); 1247 1248 _write_sysconfig(v, oh); 1249 1250 /* 1251 * Set the autoidle bit only after setting the smartidle bit 1252 * Setting this will not have any impact on the other modules. 1253 */ 1254 if (sf & SYSC_HAS_AUTOIDLE) { 1255 idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ? 1256 0 : 1; 1257 _set_module_autoidle(oh, idlemode, &v); 1258 _write_sysconfig(v, oh); 1259 } 1260 } 1261 1262 /** 1263 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG 1264 * @oh: struct omap_hwmod * 1265 * 1266 * If module is marked as SWSUP_SIDLE, force the module into slave 1267 * idle; otherwise, configure it for smart-idle. If module is marked 1268 * as SWSUP_MSUSPEND, force the module into master standby; otherwise, 1269 * configure it for smart-standby. No return value. 1270 */ 1271 static void _idle_sysc(struct omap_hwmod *oh) 1272 { 1273 u8 idlemode, sf; 1274 u32 v; 1275 1276 if (!oh->class->sysc) 1277 return; 1278 1279 v = oh->_sysc_cache; 1280 sf = oh->class->sysc->sysc_flags; 1281 1282 if (sf & SYSC_HAS_SIDLEMODE) { 1283 if (oh->flags & HWMOD_SWSUP_SIDLE) { 1284 idlemode = HWMOD_IDLEMODE_FORCE; 1285 } else { 1286 if (sf & SYSC_HAS_ENAWAKEUP) 1287 _enable_wakeup(oh, &v); 1288 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) 1289 idlemode = HWMOD_IDLEMODE_SMART_WKUP; 1290 else 1291 idlemode = HWMOD_IDLEMODE_SMART; 1292 } 1293 _set_slave_idlemode(oh, idlemode, &v); 1294 } 1295 1296 if (sf & SYSC_HAS_MIDLEMODE) { 1297 if ((oh->flags & HWMOD_SWSUP_MSTANDBY) || 1298 (oh->flags & HWMOD_FORCE_MSTANDBY)) { 1299 idlemode = HWMOD_IDLEMODE_FORCE; 1300 } else { 1301 if (sf & SYSC_HAS_ENAWAKEUP) 1302 _enable_wakeup(oh, &v); 1303 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP) 1304 idlemode = HWMOD_IDLEMODE_SMART_WKUP; 1305 else 1306 idlemode = HWMOD_IDLEMODE_SMART; 1307 } 1308 _set_master_standbymode(oh, idlemode, &v); 1309 } 1310 1311 /* If the cached value is the same as the new value, skip the write */ 1312 if (oh->_sysc_cache != v) 1313 _write_sysconfig(v, oh); 1314 } 1315 1316 /** 1317 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG 1318 * @oh: struct omap_hwmod * 1319 * 1320 * Force the module into slave idle and master suspend. No return 1321 * value. 1322 */ 1323 static void _shutdown_sysc(struct omap_hwmod *oh) 1324 { 1325 u32 v; 1326 u8 sf; 1327 1328 if (!oh->class->sysc) 1329 return; 1330 1331 v = oh->_sysc_cache; 1332 sf = oh->class->sysc->sysc_flags; 1333 1334 if (sf & SYSC_HAS_SIDLEMODE) 1335 _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v); 1336 1337 if (sf & SYSC_HAS_MIDLEMODE) 1338 _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v); 1339 1340 if (sf & SYSC_HAS_AUTOIDLE) 1341 _set_module_autoidle(oh, 1, &v); 1342 1343 _write_sysconfig(v, oh); 1344 } 1345 1346 /** 1347 * _lookup - find an omap_hwmod by name 1348 * @name: find an omap_hwmod by name 1349 * 1350 * Return a pointer to an omap_hwmod by name, or NULL if not found. 1351 */ 1352 static struct omap_hwmod *_lookup(const char *name) 1353 { 1354 struct omap_hwmod *oh, *temp_oh; 1355 1356 oh = NULL; 1357 1358 list_for_each_entry(temp_oh, &omap_hwmod_list, node) { 1359 if (!strcmp(name, temp_oh->name)) { 1360 oh = temp_oh; 1361 break; 1362 } 1363 } 1364 1365 return oh; 1366 } 1367 1368 /** 1369 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod 1370 * @oh: struct omap_hwmod * 1371 * 1372 * Convert a clockdomain name stored in a struct omap_hwmod into a 1373 * clockdomain pointer, and save it into the struct omap_hwmod. 1374 * Return -EINVAL if the clkdm_name lookup failed. 1375 */ 1376 static int _init_clkdm(struct omap_hwmod *oh) 1377 { 1378 if (!oh->clkdm_name) { 1379 pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name); 1380 return 0; 1381 } 1382 1383 oh->clkdm = clkdm_lookup(oh->clkdm_name); 1384 if (!oh->clkdm) { 1385 pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n", 1386 oh->name, oh->clkdm_name); 1387 return 0; 1388 } 1389 1390 pr_debug("omap_hwmod: %s: associated to clkdm %s\n", 1391 oh->name, oh->clkdm_name); 1392 1393 return 0; 1394 } 1395 1396 /** 1397 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as 1398 * well the clockdomain. 1399 * @oh: struct omap_hwmod * 1400 * @np: device_node mapped to this hwmod 1401 * 1402 * Called by omap_hwmod_setup_*() (after omap2_clk_init()). 1403 * Resolves all clock names embedded in the hwmod. Returns 0 on 1404 * success, or a negative error code on failure. 1405 */ 1406 static int _init_clocks(struct omap_hwmod *oh, struct device_node *np) 1407 { 1408 int ret = 0; 1409 1410 if (oh->_state != _HWMOD_STATE_REGISTERED) 1411 return 0; 1412 1413 pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name); 1414 1415 if (soc_ops.init_clkdm) 1416 ret |= soc_ops.init_clkdm(oh); 1417 1418 ret |= _init_main_clk(oh); 1419 ret |= _init_interface_clks(oh); 1420 ret |= _init_opt_clks(oh); 1421 1422 if (!ret) 1423 oh->_state = _HWMOD_STATE_CLKS_INITED; 1424 else 1425 pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name); 1426 1427 return ret; 1428 } 1429 1430 /** 1431 * _lookup_hardreset - fill register bit info for this hwmod/reset line 1432 * @oh: struct omap_hwmod * 1433 * @name: name of the reset line in the context of this hwmod 1434 * @ohri: struct omap_hwmod_rst_info * that this function will fill in 1435 * 1436 * Return the bit position of the reset line that match the 1437 * input name. Return -ENOENT if not found. 1438 */ 1439 static int _lookup_hardreset(struct omap_hwmod *oh, const char *name, 1440 struct omap_hwmod_rst_info *ohri) 1441 { 1442 int i; 1443 1444 for (i = 0; i < oh->rst_lines_cnt; i++) { 1445 const char *rst_line = oh->rst_lines[i].name; 1446 if (!strcmp(rst_line, name)) { 1447 ohri->rst_shift = oh->rst_lines[i].rst_shift; 1448 ohri->st_shift = oh->rst_lines[i].st_shift; 1449 pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n", 1450 oh->name, __func__, rst_line, ohri->rst_shift, 1451 ohri->st_shift); 1452 1453 return 0; 1454 } 1455 } 1456 1457 return -ENOENT; 1458 } 1459 1460 /** 1461 * _assert_hardreset - assert the HW reset line of submodules 1462 * contained in the hwmod module. 1463 * @oh: struct omap_hwmod * 1464 * @name: name of the reset line to lookup and assert 1465 * 1466 * Some IP like dsp, ipu or iva contain processor that require an HW 1467 * reset line to be assert / deassert in order to enable fully the IP. 1468 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of 1469 * asserting the hardreset line on the currently-booted SoC, or passes 1470 * along the return value from _lookup_hardreset() or the SoC's 1471 * assert_hardreset code. 1472 */ 1473 static int _assert_hardreset(struct omap_hwmod *oh, const char *name) 1474 { 1475 struct omap_hwmod_rst_info ohri; 1476 int ret = -EINVAL; 1477 1478 if (!oh) 1479 return -EINVAL; 1480 1481 if (!soc_ops.assert_hardreset) 1482 return -ENOSYS; 1483 1484 ret = _lookup_hardreset(oh, name, &ohri); 1485 if (ret < 0) 1486 return ret; 1487 1488 ret = soc_ops.assert_hardreset(oh, &ohri); 1489 1490 return ret; 1491 } 1492 1493 /** 1494 * _deassert_hardreset - deassert the HW reset line of submodules contained 1495 * in the hwmod module. 1496 * @oh: struct omap_hwmod * 1497 * @name: name of the reset line to look up and deassert 1498 * 1499 * Some IP like dsp, ipu or iva contain processor that require an HW 1500 * reset line to be assert / deassert in order to enable fully the IP. 1501 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of 1502 * deasserting the hardreset line on the currently-booted SoC, or passes 1503 * along the return value from _lookup_hardreset() or the SoC's 1504 * deassert_hardreset code. 1505 */ 1506 static int _deassert_hardreset(struct omap_hwmod *oh, const char *name) 1507 { 1508 struct omap_hwmod_rst_info ohri; 1509 int ret = -EINVAL; 1510 1511 if (!oh) 1512 return -EINVAL; 1513 1514 if (!soc_ops.deassert_hardreset) 1515 return -ENOSYS; 1516 1517 ret = _lookup_hardreset(oh, name, &ohri); 1518 if (ret < 0) 1519 return ret; 1520 1521 if (oh->clkdm) { 1522 /* 1523 * A clockdomain must be in SW_SUP otherwise reset 1524 * might not be completed. The clockdomain can be set 1525 * in HW_AUTO only when the module become ready. 1526 */ 1527 clkdm_deny_idle(oh->clkdm); 1528 ret = clkdm_hwmod_enable(oh->clkdm, oh); 1529 if (ret) { 1530 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n", 1531 oh->name, oh->clkdm->name, ret); 1532 return ret; 1533 } 1534 } 1535 1536 _enable_clocks(oh); 1537 if (soc_ops.enable_module) 1538 soc_ops.enable_module(oh); 1539 1540 ret = soc_ops.deassert_hardreset(oh, &ohri); 1541 1542 if (soc_ops.disable_module) 1543 soc_ops.disable_module(oh); 1544 _disable_clocks(oh); 1545 1546 if (ret == -EBUSY) 1547 pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name); 1548 1549 if (oh->clkdm) { 1550 /* 1551 * Set the clockdomain to HW_AUTO, assuming that the 1552 * previous state was HW_AUTO. 1553 */ 1554 clkdm_allow_idle(oh->clkdm); 1555 1556 clkdm_hwmod_disable(oh->clkdm, oh); 1557 } 1558 1559 return ret; 1560 } 1561 1562 /** 1563 * _read_hardreset - read the HW reset line state of submodules 1564 * contained in the hwmod module 1565 * @oh: struct omap_hwmod * 1566 * @name: name of the reset line to look up and read 1567 * 1568 * Return the state of the reset line. Returns -EINVAL if @oh is 1569 * null, -ENOSYS if we have no way of reading the hardreset line 1570 * status on the currently-booted SoC, or passes along the return 1571 * value from _lookup_hardreset() or the SoC's is_hardreset_asserted 1572 * code. 1573 */ 1574 static int _read_hardreset(struct omap_hwmod *oh, const char *name) 1575 { 1576 struct omap_hwmod_rst_info ohri; 1577 int ret = -EINVAL; 1578 1579 if (!oh) 1580 return -EINVAL; 1581 1582 if (!soc_ops.is_hardreset_asserted) 1583 return -ENOSYS; 1584 1585 ret = _lookup_hardreset(oh, name, &ohri); 1586 if (ret < 0) 1587 return ret; 1588 1589 return soc_ops.is_hardreset_asserted(oh, &ohri); 1590 } 1591 1592 /** 1593 * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset 1594 * @oh: struct omap_hwmod * 1595 * 1596 * If all hardreset lines associated with @oh are asserted, then return true. 1597 * Otherwise, if part of @oh is out hardreset or if no hardreset lines 1598 * associated with @oh are asserted, then return false. 1599 * This function is used to avoid executing some parts of the IP block 1600 * enable/disable sequence if its hardreset line is set. 1601 */ 1602 static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh) 1603 { 1604 int i, rst_cnt = 0; 1605 1606 if (oh->rst_lines_cnt == 0) 1607 return false; 1608 1609 for (i = 0; i < oh->rst_lines_cnt; i++) 1610 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0) 1611 rst_cnt++; 1612 1613 if (oh->rst_lines_cnt == rst_cnt) 1614 return true; 1615 1616 return false; 1617 } 1618 1619 /** 1620 * _are_any_hardreset_lines_asserted - return true if any part of @oh is 1621 * hard-reset 1622 * @oh: struct omap_hwmod * 1623 * 1624 * If any hardreset lines associated with @oh are asserted, then 1625 * return true. Otherwise, if no hardreset lines associated with @oh 1626 * are asserted, or if @oh has no hardreset lines, then return false. 1627 * This function is used to avoid executing some parts of the IP block 1628 * enable/disable sequence if any hardreset line is set. 1629 */ 1630 static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh) 1631 { 1632 int rst_cnt = 0; 1633 int i; 1634 1635 for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++) 1636 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0) 1637 rst_cnt++; 1638 1639 return (rst_cnt) ? true : false; 1640 } 1641 1642 /** 1643 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4 1644 * @oh: struct omap_hwmod * 1645 * 1646 * Disable the PRCM module mode related to the hwmod @oh. 1647 * Return EINVAL if the modulemode is not supported and 0 in case of success. 1648 */ 1649 static int _omap4_disable_module(struct omap_hwmod *oh) 1650 { 1651 int v; 1652 1653 if (!oh->clkdm || !oh->prcm.omap4.modulemode || 1654 _omap4_clkctrl_managed_by_clkfwk(oh)) 1655 return -EINVAL; 1656 1657 /* 1658 * Since integration code might still be doing something, only 1659 * disable if all lines are under hardreset. 1660 */ 1661 if (_are_any_hardreset_lines_asserted(oh)) 1662 return 0; 1663 1664 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__); 1665 1666 omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst, 1667 oh->prcm.omap4.clkctrl_offs); 1668 1669 v = _omap4_wait_target_disable(oh); 1670 if (v) 1671 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n", 1672 oh->name); 1673 1674 return 0; 1675 } 1676 1677 /** 1678 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit 1679 * @oh: struct omap_hwmod * 1680 * 1681 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be 1682 * enabled for this to work. Returns -ENOENT if the hwmod cannot be 1683 * reset this way, -EINVAL if the hwmod is in the wrong state, 1684 * -ETIMEDOUT if the module did not reset in time, or 0 upon success. 1685 * 1686 * In OMAP3 a specific SYSSTATUS register is used to get the reset status. 1687 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead 1688 * use the SYSCONFIG softreset bit to provide the status. 1689 * 1690 * Note that some IP like McBSP do have reset control but don't have 1691 * reset status. 1692 */ 1693 static int _ocp_softreset(struct omap_hwmod *oh) 1694 { 1695 u32 v; 1696 int c = 0; 1697 int ret = 0; 1698 1699 if (!oh->class->sysc || 1700 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET)) 1701 return -ENOENT; 1702 1703 /* clocks must be on for this operation */ 1704 if (oh->_state != _HWMOD_STATE_ENABLED) { 1705 pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n", 1706 oh->name); 1707 return -EINVAL; 1708 } 1709 1710 /* For some modules, all optionnal clocks need to be enabled as well */ 1711 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET) 1712 _enable_optional_clocks(oh); 1713 1714 pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name); 1715 1716 v = oh->_sysc_cache; 1717 ret = _set_softreset(oh, &v); 1718 if (ret) 1719 goto dis_opt_clks; 1720 1721 _write_sysconfig(v, oh); 1722 1723 if (oh->class->sysc->srst_udelay) 1724 udelay(oh->class->sysc->srst_udelay); 1725 1726 c = _wait_softreset_complete(oh); 1727 if (c == MAX_MODULE_SOFTRESET_WAIT) { 1728 pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n", 1729 oh->name, MAX_MODULE_SOFTRESET_WAIT); 1730 ret = -ETIMEDOUT; 1731 goto dis_opt_clks; 1732 } else { 1733 pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c); 1734 } 1735 1736 ret = _clear_softreset(oh, &v); 1737 if (ret) 1738 goto dis_opt_clks; 1739 1740 _write_sysconfig(v, oh); 1741 1742 /* 1743 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from 1744 * _wait_target_ready() or _reset() 1745 */ 1746 1747 dis_opt_clks: 1748 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET) 1749 _disable_optional_clocks(oh); 1750 1751 return ret; 1752 } 1753 1754 /** 1755 * _reset - reset an omap_hwmod 1756 * @oh: struct omap_hwmod * 1757 * 1758 * Resets an omap_hwmod @oh. If the module has a custom reset 1759 * function pointer defined, then call it to reset the IP block, and 1760 * pass along its return value to the caller. Otherwise, if the IP 1761 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield 1762 * associated with it, call a function to reset the IP block via that 1763 * method, and pass along the return value to the caller. Finally, if 1764 * the IP block has some hardreset lines associated with it, assert 1765 * all of those, but do _not_ deassert them. (This is because driver 1766 * authors have expressed an apparent requirement to control the 1767 * deassertion of the hardreset lines themselves.) 1768 * 1769 * The default software reset mechanism for most OMAP IP blocks is 1770 * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some 1771 * hwmods cannot be reset via this method. Some are not targets and 1772 * therefore have no OCP header registers to access. Others (like the 1773 * IVA) have idiosyncratic reset sequences. So for these relatively 1774 * rare cases, custom reset code can be supplied in the struct 1775 * omap_hwmod_class .reset function pointer. 1776 * 1777 * _set_dmadisable() is called to set the DMADISABLE bit so that it 1778 * does not prevent idling of the system. This is necessary for cases 1779 * where ROMCODE/BOOTLOADER uses dma and transfers control to the 1780 * kernel without disabling dma. 1781 * 1782 * Passes along the return value from either _ocp_softreset() or the 1783 * custom reset function - these must return -EINVAL if the hwmod 1784 * cannot be reset this way or if the hwmod is in the wrong state, 1785 * -ETIMEDOUT if the module did not reset in time, or 0 upon success. 1786 */ 1787 static int _reset(struct omap_hwmod *oh) 1788 { 1789 int i, r; 1790 1791 pr_debug("omap_hwmod: %s: resetting\n", oh->name); 1792 1793 if (oh->class->reset) { 1794 r = oh->class->reset(oh); 1795 } else { 1796 if (oh->rst_lines_cnt > 0) { 1797 for (i = 0; i < oh->rst_lines_cnt; i++) 1798 _assert_hardreset(oh, oh->rst_lines[i].name); 1799 return 0; 1800 } else { 1801 r = _ocp_softreset(oh); 1802 if (r == -ENOENT) 1803 r = 0; 1804 } 1805 } 1806 1807 _set_dmadisable(oh); 1808 1809 /* 1810 * OCP_SYSCONFIG bits need to be reprogrammed after a 1811 * softreset. The _enable() function should be split to avoid 1812 * the rewrite of the OCP_SYSCONFIG register. 1813 */ 1814 if (oh->class->sysc) { 1815 _update_sysc_cache(oh); 1816 _enable_sysc(oh); 1817 } 1818 1819 return r; 1820 } 1821 1822 /** 1823 * _omap4_update_context_lost - increment hwmod context loss counter if 1824 * hwmod context was lost, and clear hardware context loss reg 1825 * @oh: hwmod to check for context loss 1826 * 1827 * If the PRCM indicates that the hwmod @oh lost context, increment 1828 * our in-memory context loss counter, and clear the RM_*_CONTEXT 1829 * bits. No return value. 1830 */ 1831 static void _omap4_update_context_lost(struct omap_hwmod *oh) 1832 { 1833 if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT) 1834 return; 1835 1836 if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition, 1837 oh->clkdm->pwrdm.ptr->prcm_offs, 1838 oh->prcm.omap4.context_offs)) 1839 return; 1840 1841 oh->prcm.omap4.context_lost_counter++; 1842 prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition, 1843 oh->clkdm->pwrdm.ptr->prcm_offs, 1844 oh->prcm.omap4.context_offs); 1845 } 1846 1847 /** 1848 * _omap4_get_context_lost - get context loss counter for a hwmod 1849 * @oh: hwmod to get context loss counter for 1850 * 1851 * Returns the in-memory context loss counter for a hwmod. 1852 */ 1853 static int _omap4_get_context_lost(struct omap_hwmod *oh) 1854 { 1855 return oh->prcm.omap4.context_lost_counter; 1856 } 1857 1858 /** 1859 * _enable - enable an omap_hwmod 1860 * @oh: struct omap_hwmod * 1861 * 1862 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's 1863 * register target. Returns -EINVAL if the hwmod is in the wrong 1864 * state or passes along the return value of _wait_target_ready(). 1865 */ 1866 static int _enable(struct omap_hwmod *oh) 1867 { 1868 int r; 1869 1870 pr_debug("omap_hwmod: %s: enabling\n", oh->name); 1871 1872 /* 1873 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled 1874 * state at init. 1875 */ 1876 if (oh->_int_flags & _HWMOD_SKIP_ENABLE) { 1877 oh->_int_flags &= ~_HWMOD_SKIP_ENABLE; 1878 return 0; 1879 } 1880 1881 if (oh->_state != _HWMOD_STATE_INITIALIZED && 1882 oh->_state != _HWMOD_STATE_IDLE && 1883 oh->_state != _HWMOD_STATE_DISABLED) { 1884 WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n", 1885 oh->name); 1886 return -EINVAL; 1887 } 1888 1889 /* 1890 * If an IP block contains HW reset lines and all of them are 1891 * asserted, we let integration code associated with that 1892 * block handle the enable. We've received very little 1893 * information on what those driver authors need, and until 1894 * detailed information is provided and the driver code is 1895 * posted to the public lists, this is probably the best we 1896 * can do. 1897 */ 1898 if (_are_all_hardreset_lines_asserted(oh)) 1899 return 0; 1900 1901 _add_initiator_dep(oh, mpu_oh); 1902 1903 if (oh->clkdm) { 1904 /* 1905 * A clockdomain must be in SW_SUP before enabling 1906 * completely the module. The clockdomain can be set 1907 * in HW_AUTO only when the module become ready. 1908 */ 1909 clkdm_deny_idle(oh->clkdm); 1910 r = clkdm_hwmod_enable(oh->clkdm, oh); 1911 if (r) { 1912 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n", 1913 oh->name, oh->clkdm->name, r); 1914 return r; 1915 } 1916 } 1917 1918 _enable_clocks(oh); 1919 if (soc_ops.enable_module) 1920 soc_ops.enable_module(oh); 1921 if (oh->flags & HWMOD_BLOCK_WFI) 1922 cpu_idle_poll_ctrl(true); 1923 1924 if (soc_ops.update_context_lost) 1925 soc_ops.update_context_lost(oh); 1926 1927 r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) : 1928 -EINVAL; 1929 if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO)) 1930 clkdm_allow_idle(oh->clkdm); 1931 1932 if (!r) { 1933 oh->_state = _HWMOD_STATE_ENABLED; 1934 1935 /* Access the sysconfig only if the target is ready */ 1936 if (oh->class->sysc) { 1937 if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED)) 1938 _update_sysc_cache(oh); 1939 _enable_sysc(oh); 1940 } 1941 } else { 1942 if (soc_ops.disable_module) 1943 soc_ops.disable_module(oh); 1944 _disable_clocks(oh); 1945 pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n", 1946 oh->name, r); 1947 1948 if (oh->clkdm) 1949 clkdm_hwmod_disable(oh->clkdm, oh); 1950 } 1951 1952 return r; 1953 } 1954 1955 /** 1956 * _idle - idle an omap_hwmod 1957 * @oh: struct omap_hwmod * 1958 * 1959 * Idles an omap_hwmod @oh. This should be called once the hwmod has 1960 * no further work. Returns -EINVAL if the hwmod is in the wrong 1961 * state or returns 0. 1962 */ 1963 static int _idle(struct omap_hwmod *oh) 1964 { 1965 if (oh->flags & HWMOD_NO_IDLE) { 1966 oh->_int_flags |= _HWMOD_SKIP_ENABLE; 1967 return 0; 1968 } 1969 1970 pr_debug("omap_hwmod: %s: idling\n", oh->name); 1971 1972 if (_are_all_hardreset_lines_asserted(oh)) 1973 return 0; 1974 1975 if (oh->_state != _HWMOD_STATE_ENABLED) { 1976 WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n", 1977 oh->name); 1978 return -EINVAL; 1979 } 1980 1981 if (oh->class->sysc) 1982 _idle_sysc(oh); 1983 _del_initiator_dep(oh, mpu_oh); 1984 1985 /* 1986 * If HWMOD_CLKDM_NOAUTO is set then we don't 1987 * deny idle the clkdm again since idle was already denied 1988 * in _enable() 1989 */ 1990 if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO)) 1991 clkdm_deny_idle(oh->clkdm); 1992 1993 if (oh->flags & HWMOD_BLOCK_WFI) 1994 cpu_idle_poll_ctrl(false); 1995 if (soc_ops.disable_module) 1996 soc_ops.disable_module(oh); 1997 1998 /* 1999 * The module must be in idle mode before disabling any parents 2000 * clocks. Otherwise, the parent clock might be disabled before 2001 * the module transition is done, and thus will prevent the 2002 * transition to complete properly. 2003 */ 2004 _disable_clocks(oh); 2005 if (oh->clkdm) { 2006 clkdm_allow_idle(oh->clkdm); 2007 clkdm_hwmod_disable(oh->clkdm, oh); 2008 } 2009 2010 oh->_state = _HWMOD_STATE_IDLE; 2011 2012 return 0; 2013 } 2014 2015 /** 2016 * _shutdown - shutdown an omap_hwmod 2017 * @oh: struct omap_hwmod * 2018 * 2019 * Shut down an omap_hwmod @oh. This should be called when the driver 2020 * used for the hwmod is removed or unloaded or if the driver is not 2021 * used by the system. Returns -EINVAL if the hwmod is in the wrong 2022 * state or returns 0. 2023 */ 2024 static int _shutdown(struct omap_hwmod *oh) 2025 { 2026 int ret, i; 2027 u8 prev_state; 2028 2029 if (_are_all_hardreset_lines_asserted(oh)) 2030 return 0; 2031 2032 if (oh->_state != _HWMOD_STATE_IDLE && 2033 oh->_state != _HWMOD_STATE_ENABLED) { 2034 WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n", 2035 oh->name); 2036 return -EINVAL; 2037 } 2038 2039 pr_debug("omap_hwmod: %s: disabling\n", oh->name); 2040 2041 if (oh->class->pre_shutdown) { 2042 prev_state = oh->_state; 2043 if (oh->_state == _HWMOD_STATE_IDLE) 2044 _enable(oh); 2045 ret = oh->class->pre_shutdown(oh); 2046 if (ret) { 2047 if (prev_state == _HWMOD_STATE_IDLE) 2048 _idle(oh); 2049 return ret; 2050 } 2051 } 2052 2053 if (oh->class->sysc) { 2054 if (oh->_state == _HWMOD_STATE_IDLE) 2055 _enable(oh); 2056 _shutdown_sysc(oh); 2057 } 2058 2059 /* clocks and deps are already disabled in idle */ 2060 if (oh->_state == _HWMOD_STATE_ENABLED) { 2061 _del_initiator_dep(oh, mpu_oh); 2062 /* XXX what about the other system initiators here? dma, dsp */ 2063 if (oh->flags & HWMOD_BLOCK_WFI) 2064 cpu_idle_poll_ctrl(false); 2065 if (soc_ops.disable_module) 2066 soc_ops.disable_module(oh); 2067 _disable_clocks(oh); 2068 if (oh->clkdm) 2069 clkdm_hwmod_disable(oh->clkdm, oh); 2070 } 2071 /* XXX Should this code also force-disable the optional clocks? */ 2072 2073 for (i = 0; i < oh->rst_lines_cnt; i++) 2074 _assert_hardreset(oh, oh->rst_lines[i].name); 2075 2076 oh->_state = _HWMOD_STATE_DISABLED; 2077 2078 return 0; 2079 } 2080 2081 static int of_dev_find_hwmod(struct device_node *np, 2082 struct omap_hwmod *oh) 2083 { 2084 int count, i, res; 2085 const char *p; 2086 2087 count = of_property_count_strings(np, "ti,hwmods"); 2088 if (count < 1) 2089 return -ENODEV; 2090 2091 for (i = 0; i < count; i++) { 2092 res = of_property_read_string_index(np, "ti,hwmods", 2093 i, &p); 2094 if (res) 2095 continue; 2096 if (!strcmp(p, oh->name)) { 2097 pr_debug("omap_hwmod: dt %pOFn[%i] uses hwmod %s\n", 2098 np, i, oh->name); 2099 return i; 2100 } 2101 } 2102 2103 return -ENODEV; 2104 } 2105 2106 /** 2107 * of_dev_hwmod_lookup - look up needed hwmod from dt blob 2108 * @np: struct device_node * 2109 * @oh: struct omap_hwmod * 2110 * @index: index of the entry found 2111 * @found: struct device_node * found or NULL 2112 * 2113 * Parse the dt blob and find out needed hwmod. Recursive function is 2114 * implemented to take care hierarchical dt blob parsing. 2115 * Return: Returns 0 on success, -ENODEV when not found. 2116 */ 2117 static int of_dev_hwmod_lookup(struct device_node *np, 2118 struct omap_hwmod *oh, 2119 int *index, 2120 struct device_node **found) 2121 { 2122 struct device_node *np0 = NULL; 2123 int res; 2124 2125 res = of_dev_find_hwmod(np, oh); 2126 if (res >= 0) { 2127 *found = np; 2128 *index = res; 2129 return 0; 2130 } 2131 2132 for_each_child_of_node(np, np0) { 2133 struct device_node *fc; 2134 int i; 2135 2136 res = of_dev_hwmod_lookup(np0, oh, &i, &fc); 2137 if (res == 0) { 2138 *found = fc; 2139 *index = i; 2140 return 0; 2141 } 2142 } 2143 2144 *found = NULL; 2145 *index = 0; 2146 2147 return -ENODEV; 2148 } 2149 2150 /** 2151 * omap_hwmod_fix_mpu_rt_idx - fix up mpu_rt_idx register offsets 2152 * 2153 * @oh: struct omap_hwmod * 2154 * @np: struct device_node * 2155 * 2156 * Fix up module register offsets for modules with mpu_rt_idx. 2157 * Only needed for cpsw with interconnect target module defined 2158 * in device tree while still using legacy hwmod platform data 2159 * for rev, sysc and syss registers. 2160 * 2161 * Can be removed when all cpsw hwmod platform data has been 2162 * dropped. 2163 */ 2164 static void omap_hwmod_fix_mpu_rt_idx(struct omap_hwmod *oh, 2165 struct device_node *np, 2166 struct resource *res) 2167 { 2168 struct device_node *child = NULL; 2169 int error; 2170 2171 child = of_get_next_child(np, child); 2172 if (!child) 2173 return; 2174 2175 error = of_address_to_resource(child, oh->mpu_rt_idx, res); 2176 if (error) 2177 pr_err("%s: error mapping mpu_rt_idx: %i\n", 2178 __func__, error); 2179 } 2180 2181 /** 2182 * omap_hwmod_parse_module_range - map module IO range from device tree 2183 * @oh: struct omap_hwmod * 2184 * @np: struct device_node * 2185 * 2186 * Parse the device tree range an interconnect target module provides 2187 * for it's child device IP blocks. This way we can support the old 2188 * "ti,hwmods" property with just dts data without a need for platform 2189 * data for IO resources. And we don't need all the child IP device 2190 * nodes available in the dts. 2191 */ 2192 int omap_hwmod_parse_module_range(struct omap_hwmod *oh, 2193 struct device_node *np, 2194 struct resource *res) 2195 { 2196 struct property *prop; 2197 const __be32 *ranges; 2198 const char *name; 2199 u32 nr_addr, nr_size; 2200 u64 base, size; 2201 int len, error; 2202 2203 if (!res) 2204 return -EINVAL; 2205 2206 ranges = of_get_property(np, "ranges", &len); 2207 if (!ranges) 2208 return -ENOENT; 2209 2210 len /= sizeof(*ranges); 2211 2212 if (len < 3) 2213 return -EINVAL; 2214 2215 of_property_for_each_string(np, "compatible", prop, name) 2216 if (!strncmp("ti,sysc-", name, 8)) 2217 break; 2218 2219 if (!name) 2220 return -ENOENT; 2221 2222 error = of_property_read_u32(np, "#address-cells", &nr_addr); 2223 if (error) 2224 return -ENOENT; 2225 2226 error = of_property_read_u32(np, "#size-cells", &nr_size); 2227 if (error) 2228 return -ENOENT; 2229 2230 if (nr_addr != 1 || nr_size != 1) { 2231 pr_err("%s: invalid range for %s->%pOFn\n", __func__, 2232 oh->name, np); 2233 return -EINVAL; 2234 } 2235 2236 ranges++; 2237 base = of_translate_address(np, ranges++); 2238 size = be32_to_cpup(ranges); 2239 2240 pr_debug("omap_hwmod: %s %pOFn at 0x%llx size 0x%llx\n", 2241 oh->name, np, base, size); 2242 2243 if (oh && oh->mpu_rt_idx) { 2244 omap_hwmod_fix_mpu_rt_idx(oh, np, res); 2245 2246 return 0; 2247 } 2248 2249 res->start = base; 2250 res->end = base + size - 1; 2251 res->flags = IORESOURCE_MEM; 2252 2253 return 0; 2254 } 2255 2256 /** 2257 * _init_mpu_rt_base - populate the virtual address for a hwmod 2258 * @oh: struct omap_hwmod * to locate the virtual address 2259 * @data: (unused, caller should pass NULL) 2260 * @index: index of the reg entry iospace in device tree 2261 * @np: struct device_node * of the IP block's device node in the DT data 2262 * 2263 * Cache the virtual address used by the MPU to access this IP block's 2264 * registers. This address is needed early so the OCP registers that 2265 * are part of the device's address space can be ioremapped properly. 2266 * 2267 * If SYSC access is not needed, the registers will not be remapped 2268 * and non-availability of MPU access is not treated as an error. 2269 * 2270 * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and 2271 * -ENXIO on absent or invalid register target address space. 2272 */ 2273 static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data, 2274 int index, struct device_node *np) 2275 { 2276 void __iomem *va_start = NULL; 2277 struct resource res; 2278 int error; 2279 2280 if (!oh) 2281 return -EINVAL; 2282 2283 _save_mpu_port_index(oh); 2284 2285 /* if we don't need sysc access we don't need to ioremap */ 2286 if (!oh->class->sysc) 2287 return 0; 2288 2289 /* we can't continue without MPU PORT if we need sysc access */ 2290 if (oh->_int_flags & _HWMOD_NO_MPU_PORT) 2291 return -ENXIO; 2292 2293 if (!np) { 2294 pr_err("omap_hwmod: %s: no dt node\n", oh->name); 2295 return -ENXIO; 2296 } 2297 2298 /* Do we have a dts range for the interconnect target module? */ 2299 error = omap_hwmod_parse_module_range(oh, np, &res); 2300 if (!error) 2301 va_start = ioremap(res.start, resource_size(&res)); 2302 2303 /* No ranges, rely on device reg entry */ 2304 if (!va_start) 2305 va_start = of_iomap(np, index + oh->mpu_rt_idx); 2306 if (!va_start) { 2307 pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n", 2308 oh->name, index, np); 2309 return -ENXIO; 2310 } 2311 2312 pr_debug("omap_hwmod: %s: MPU register target at va %p\n", 2313 oh->name, va_start); 2314 2315 oh->_mpu_rt_va = va_start; 2316 return 0; 2317 } 2318 2319 static void __init parse_module_flags(struct omap_hwmod *oh, 2320 struct device_node *np) 2321 { 2322 if (of_find_property(np, "ti,no-reset-on-init", NULL)) 2323 oh->flags |= HWMOD_INIT_NO_RESET; 2324 if (of_find_property(np, "ti,no-idle-on-init", NULL)) 2325 oh->flags |= HWMOD_INIT_NO_IDLE; 2326 if (of_find_property(np, "ti,no-idle", NULL)) 2327 oh->flags |= HWMOD_NO_IDLE; 2328 } 2329 2330 /** 2331 * _init - initialize internal data for the hwmod @oh 2332 * @oh: struct omap_hwmod * 2333 * @n: (unused) 2334 * 2335 * Look up the clocks and the address space used by the MPU to access 2336 * registers belonging to the hwmod @oh. @oh must already be 2337 * registered at this point. This is the first of two phases for 2338 * hwmod initialization. Code called here does not touch any hardware 2339 * registers, it simply prepares internal data structures. Returns 0 2340 * upon success or if the hwmod isn't registered or if the hwmod's 2341 * address space is not defined, or -EINVAL upon failure. 2342 */ 2343 static int __init _init(struct omap_hwmod *oh, void *data) 2344 { 2345 int r, index; 2346 struct device_node *np = NULL; 2347 struct device_node *bus; 2348 2349 if (oh->_state != _HWMOD_STATE_REGISTERED) 2350 return 0; 2351 2352 bus = of_find_node_by_name(NULL, "ocp"); 2353 if (!bus) 2354 return -ENODEV; 2355 2356 r = of_dev_hwmod_lookup(bus, oh, &index, &np); 2357 if (r) 2358 pr_debug("omap_hwmod: %s missing dt data\n", oh->name); 2359 else if (np && index) 2360 pr_warn("omap_hwmod: %s using broken dt data from %pOFn\n", 2361 oh->name, np); 2362 2363 r = _init_mpu_rt_base(oh, NULL, index, np); 2364 if (r < 0) { 2365 WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n", 2366 oh->name); 2367 return 0; 2368 } 2369 2370 r = _init_clocks(oh, np); 2371 if (r < 0) { 2372 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name); 2373 return -EINVAL; 2374 } 2375 2376 if (np) { 2377 struct device_node *child; 2378 2379 parse_module_flags(oh, np); 2380 child = of_get_next_child(np, NULL); 2381 if (child) 2382 parse_module_flags(oh, child); 2383 } 2384 2385 oh->_state = _HWMOD_STATE_INITIALIZED; 2386 2387 return 0; 2388 } 2389 2390 /** 2391 * _setup_iclk_autoidle - configure an IP block's interface clocks 2392 * @oh: struct omap_hwmod * 2393 * 2394 * Set up the module's interface clocks. XXX This function is still mostly 2395 * a stub; implementing this properly requires iclk autoidle usecounting in 2396 * the clock code. No return value. 2397 */ 2398 static void _setup_iclk_autoidle(struct omap_hwmod *oh) 2399 { 2400 struct omap_hwmod_ocp_if *os; 2401 2402 if (oh->_state != _HWMOD_STATE_INITIALIZED) 2403 return; 2404 2405 list_for_each_entry(os, &oh->slave_ports, node) { 2406 if (!os->_clk) 2407 continue; 2408 2409 if (os->flags & OCPIF_SWSUP_IDLE) { 2410 /* 2411 * we might have multiple users of one iclk with 2412 * different requirements, disable autoidle when 2413 * the module is enabled, e.g. dss iclk 2414 */ 2415 } else { 2416 /* we are enabling autoidle afterwards anyways */ 2417 clk_enable(os->_clk); 2418 } 2419 } 2420 2421 return; 2422 } 2423 2424 /** 2425 * _setup_reset - reset an IP block during the setup process 2426 * @oh: struct omap_hwmod * 2427 * 2428 * Reset the IP block corresponding to the hwmod @oh during the setup 2429 * process. The IP block is first enabled so it can be successfully 2430 * reset. Returns 0 upon success or a negative error code upon 2431 * failure. 2432 */ 2433 static int _setup_reset(struct omap_hwmod *oh) 2434 { 2435 int r = 0; 2436 2437 if (oh->_state != _HWMOD_STATE_INITIALIZED) 2438 return -EINVAL; 2439 2440 if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK) 2441 return -EPERM; 2442 2443 if (oh->rst_lines_cnt == 0) { 2444 r = _enable(oh); 2445 if (r) { 2446 pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n", 2447 oh->name, oh->_state); 2448 return -EINVAL; 2449 } 2450 } 2451 2452 if (!(oh->flags & HWMOD_INIT_NO_RESET)) 2453 r = _reset(oh); 2454 2455 return r; 2456 } 2457 2458 /** 2459 * _setup_postsetup - transition to the appropriate state after _setup 2460 * @oh: struct omap_hwmod * 2461 * 2462 * Place an IP block represented by @oh into a "post-setup" state -- 2463 * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that 2464 * this function is called at the end of _setup().) The postsetup 2465 * state for an IP block can be changed by calling 2466 * omap_hwmod_enter_postsetup_state() early in the boot process, 2467 * before one of the omap_hwmod_setup*() functions are called for the 2468 * IP block. 2469 * 2470 * The IP block stays in this state until a PM runtime-based driver is 2471 * loaded for that IP block. A post-setup state of IDLE is 2472 * appropriate for almost all IP blocks with runtime PM-enabled 2473 * drivers, since those drivers are able to enable the IP block. A 2474 * post-setup state of ENABLED is appropriate for kernels with PM 2475 * runtime disabled. The DISABLED state is appropriate for unusual IP 2476 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers 2477 * included, since the WDTIMER starts running on reset and will reset 2478 * the MPU if left active. 2479 * 2480 * This post-setup mechanism is deprecated. Once all of the OMAP 2481 * drivers have been converted to use PM runtime, and all of the IP 2482 * block data and interconnect data is available to the hwmod code, it 2483 * should be possible to replace this mechanism with a "lazy reset" 2484 * arrangement. In a "lazy reset" setup, each IP block is enabled 2485 * when the driver first probes, then all remaining IP blocks without 2486 * drivers are either shut down or enabled after the drivers have 2487 * loaded. However, this cannot take place until the above 2488 * preconditions have been met, since otherwise the late reset code 2489 * has no way of knowing which IP blocks are in use by drivers, and 2490 * which ones are unused. 2491 * 2492 * No return value. 2493 */ 2494 static void _setup_postsetup(struct omap_hwmod *oh) 2495 { 2496 u8 postsetup_state; 2497 2498 if (oh->rst_lines_cnt > 0) 2499 return; 2500 2501 postsetup_state = oh->_postsetup_state; 2502 if (postsetup_state == _HWMOD_STATE_UNKNOWN) 2503 postsetup_state = _HWMOD_STATE_ENABLED; 2504 2505 /* 2506 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data - 2507 * it should be set by the core code as a runtime flag during startup 2508 */ 2509 if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) && 2510 (postsetup_state == _HWMOD_STATE_IDLE)) { 2511 oh->_int_flags |= _HWMOD_SKIP_ENABLE; 2512 postsetup_state = _HWMOD_STATE_ENABLED; 2513 } 2514 2515 if (postsetup_state == _HWMOD_STATE_IDLE) 2516 _idle(oh); 2517 else if (postsetup_state == _HWMOD_STATE_DISABLED) 2518 _shutdown(oh); 2519 else if (postsetup_state != _HWMOD_STATE_ENABLED) 2520 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n", 2521 oh->name, postsetup_state); 2522 2523 return; 2524 } 2525 2526 /** 2527 * _setup - prepare IP block hardware for use 2528 * @oh: struct omap_hwmod * 2529 * @n: (unused, pass NULL) 2530 * 2531 * Configure the IP block represented by @oh. This may include 2532 * enabling the IP block, resetting it, and placing it into a 2533 * post-setup state, depending on the type of IP block and applicable 2534 * flags. IP blocks are reset to prevent any previous configuration 2535 * by the bootloader or previous operating system from interfering 2536 * with power management or other parts of the system. The reset can 2537 * be avoided; see omap_hwmod_no_setup_reset(). This is the second of 2538 * two phases for hwmod initialization. Code called here generally 2539 * affects the IP block hardware, or system integration hardware 2540 * associated with the IP block. Returns 0. 2541 */ 2542 static int _setup(struct omap_hwmod *oh, void *data) 2543 { 2544 if (oh->_state != _HWMOD_STATE_INITIALIZED) 2545 return 0; 2546 2547 if (oh->parent_hwmod) { 2548 int r; 2549 2550 r = _enable(oh->parent_hwmod); 2551 WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n", 2552 oh->name, oh->parent_hwmod->name); 2553 } 2554 2555 _setup_iclk_autoidle(oh); 2556 2557 if (!_setup_reset(oh)) 2558 _setup_postsetup(oh); 2559 2560 if (oh->parent_hwmod) { 2561 u8 postsetup_state; 2562 2563 postsetup_state = oh->parent_hwmod->_postsetup_state; 2564 2565 if (postsetup_state == _HWMOD_STATE_IDLE) 2566 _idle(oh->parent_hwmod); 2567 else if (postsetup_state == _HWMOD_STATE_DISABLED) 2568 _shutdown(oh->parent_hwmod); 2569 else if (postsetup_state != _HWMOD_STATE_ENABLED) 2570 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n", 2571 oh->parent_hwmod->name, postsetup_state); 2572 } 2573 2574 return 0; 2575 } 2576 2577 /** 2578 * _register - register a struct omap_hwmod 2579 * @oh: struct omap_hwmod * 2580 * 2581 * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod 2582 * already has been registered by the same name; -EINVAL if the 2583 * omap_hwmod is in the wrong state, if @oh is NULL, if the 2584 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a 2585 * name, or if the omap_hwmod's class is missing a name; or 0 upon 2586 * success. 2587 * 2588 * XXX The data should be copied into bootmem, so the original data 2589 * should be marked __initdata and freed after init. This would allow 2590 * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note 2591 * that the copy process would be relatively complex due to the large number 2592 * of substructures. 2593 */ 2594 static int _register(struct omap_hwmod *oh) 2595 { 2596 if (!oh || !oh->name || !oh->class || !oh->class->name || 2597 (oh->_state != _HWMOD_STATE_UNKNOWN)) 2598 return -EINVAL; 2599 2600 pr_debug("omap_hwmod: %s: registering\n", oh->name); 2601 2602 if (_lookup(oh->name)) 2603 return -EEXIST; 2604 2605 list_add_tail(&oh->node, &omap_hwmod_list); 2606 2607 INIT_LIST_HEAD(&oh->slave_ports); 2608 spin_lock_init(&oh->_lock); 2609 lockdep_set_class(&oh->_lock, &oh->hwmod_key); 2610 2611 oh->_state = _HWMOD_STATE_REGISTERED; 2612 2613 /* 2614 * XXX Rather than doing a strcmp(), this should test a flag 2615 * set in the hwmod data, inserted by the autogenerator code. 2616 */ 2617 if (!strcmp(oh->name, MPU_INITIATOR_NAME)) 2618 mpu_oh = oh; 2619 2620 return 0; 2621 } 2622 2623 /** 2624 * _add_link - add an interconnect between two IP blocks 2625 * @oi: pointer to a struct omap_hwmod_ocp_if record 2626 * 2627 * Add struct omap_hwmod_link records connecting the slave IP block 2628 * specified in @oi->slave to @oi. This code is assumed to run before 2629 * preemption or SMP has been enabled, thus avoiding the need for 2630 * locking in this code. Changes to this assumption will require 2631 * additional locking. Returns 0. 2632 */ 2633 static int _add_link(struct omap_hwmod_ocp_if *oi) 2634 { 2635 pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name, 2636 oi->slave->name); 2637 2638 list_add(&oi->node, &oi->slave->slave_ports); 2639 oi->slave->slaves_cnt++; 2640 2641 return 0; 2642 } 2643 2644 /** 2645 * _register_link - register a struct omap_hwmod_ocp_if 2646 * @oi: struct omap_hwmod_ocp_if * 2647 * 2648 * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it 2649 * has already been registered; -EINVAL if @oi is NULL or if the 2650 * record pointed to by @oi is missing required fields; or 0 upon 2651 * success. 2652 * 2653 * XXX The data should be copied into bootmem, so the original data 2654 * should be marked __initdata and freed after init. This would allow 2655 * unneeded omap_hwmods to be freed on multi-OMAP configurations. 2656 */ 2657 static int __init _register_link(struct omap_hwmod_ocp_if *oi) 2658 { 2659 if (!oi || !oi->master || !oi->slave || !oi->user) 2660 return -EINVAL; 2661 2662 if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED) 2663 return -EEXIST; 2664 2665 pr_debug("omap_hwmod: registering link from %s to %s\n", 2666 oi->master->name, oi->slave->name); 2667 2668 /* 2669 * Register the connected hwmods, if they haven't been 2670 * registered already 2671 */ 2672 if (oi->master->_state != _HWMOD_STATE_REGISTERED) 2673 _register(oi->master); 2674 2675 if (oi->slave->_state != _HWMOD_STATE_REGISTERED) 2676 _register(oi->slave); 2677 2678 _add_link(oi); 2679 2680 oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED; 2681 2682 return 0; 2683 } 2684 2685 /* Static functions intended only for use in soc_ops field function pointers */ 2686 2687 /** 2688 * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle 2689 * @oh: struct omap_hwmod * 2690 * 2691 * Wait for a module @oh to leave slave idle. Returns 0 if the module 2692 * does not have an IDLEST bit or if the module successfully leaves 2693 * slave idle; otherwise, pass along the return value of the 2694 * appropriate *_cm*_wait_module_ready() function. 2695 */ 2696 static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh) 2697 { 2698 if (!oh) 2699 return -EINVAL; 2700 2701 if (oh->flags & HWMOD_NO_IDLEST) 2702 return 0; 2703 2704 if (!_find_mpu_rt_port(oh)) 2705 return 0; 2706 2707 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */ 2708 2709 return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs, 2710 oh->prcm.omap2.idlest_reg_id, 2711 oh->prcm.omap2.idlest_idle_bit); 2712 } 2713 2714 /** 2715 * _omap4_wait_target_ready - wait for a module to leave slave idle 2716 * @oh: struct omap_hwmod * 2717 * 2718 * Wait for a module @oh to leave slave idle. Returns 0 if the module 2719 * does not have an IDLEST bit or if the module successfully leaves 2720 * slave idle; otherwise, pass along the return value of the 2721 * appropriate *_cm*_wait_module_ready() function. 2722 */ 2723 static int _omap4_wait_target_ready(struct omap_hwmod *oh) 2724 { 2725 if (!oh) 2726 return -EINVAL; 2727 2728 if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm) 2729 return 0; 2730 2731 if (!_find_mpu_rt_port(oh)) 2732 return 0; 2733 2734 if (_omap4_clkctrl_managed_by_clkfwk(oh)) 2735 return 0; 2736 2737 if (!_omap4_has_clkctrl_clock(oh)) 2738 return 0; 2739 2740 /* XXX check module SIDLEMODE, hardreset status */ 2741 2742 return omap_cm_wait_module_ready(oh->clkdm->prcm_partition, 2743 oh->clkdm->cm_inst, 2744 oh->prcm.omap4.clkctrl_offs, 0); 2745 } 2746 2747 /** 2748 * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args 2749 * @oh: struct omap_hwmod * to assert hardreset 2750 * @ohri: hardreset line data 2751 * 2752 * Call omap2_prm_assert_hardreset() with parameters extracted from 2753 * the hwmod @oh and the hardreset line data @ohri. Only intended for 2754 * use as an soc_ops function pointer. Passes along the return value 2755 * from omap2_prm_assert_hardreset(). XXX This function is scheduled 2756 * for removal when the PRM code is moved into drivers/. 2757 */ 2758 static int _omap2_assert_hardreset(struct omap_hwmod *oh, 2759 struct omap_hwmod_rst_info *ohri) 2760 { 2761 return omap_prm_assert_hardreset(ohri->rst_shift, 0, 2762 oh->prcm.omap2.module_offs, 0); 2763 } 2764 2765 /** 2766 * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args 2767 * @oh: struct omap_hwmod * to deassert hardreset 2768 * @ohri: hardreset line data 2769 * 2770 * Call omap2_prm_deassert_hardreset() with parameters extracted from 2771 * the hwmod @oh and the hardreset line data @ohri. Only intended for 2772 * use as an soc_ops function pointer. Passes along the return value 2773 * from omap2_prm_deassert_hardreset(). XXX This function is 2774 * scheduled for removal when the PRM code is moved into drivers/. 2775 */ 2776 static int _omap2_deassert_hardreset(struct omap_hwmod *oh, 2777 struct omap_hwmod_rst_info *ohri) 2778 { 2779 return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0, 2780 oh->prcm.omap2.module_offs, 0, 0); 2781 } 2782 2783 /** 2784 * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args 2785 * @oh: struct omap_hwmod * to test hardreset 2786 * @ohri: hardreset line data 2787 * 2788 * Call omap2_prm_is_hardreset_asserted() with parameters extracted 2789 * from the hwmod @oh and the hardreset line data @ohri. Only 2790 * intended for use as an soc_ops function pointer. Passes along the 2791 * return value from omap2_prm_is_hardreset_asserted(). XXX This 2792 * function is scheduled for removal when the PRM code is moved into 2793 * drivers/. 2794 */ 2795 static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh, 2796 struct omap_hwmod_rst_info *ohri) 2797 { 2798 return omap_prm_is_hardreset_asserted(ohri->st_shift, 0, 2799 oh->prcm.omap2.module_offs, 0); 2800 } 2801 2802 /** 2803 * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args 2804 * @oh: struct omap_hwmod * to assert hardreset 2805 * @ohri: hardreset line data 2806 * 2807 * Call omap4_prminst_assert_hardreset() with parameters extracted 2808 * from the hwmod @oh and the hardreset line data @ohri. Only 2809 * intended for use as an soc_ops function pointer. Passes along the 2810 * return value from omap4_prminst_assert_hardreset(). XXX This 2811 * function is scheduled for removal when the PRM code is moved into 2812 * drivers/. 2813 */ 2814 static int _omap4_assert_hardreset(struct omap_hwmod *oh, 2815 struct omap_hwmod_rst_info *ohri) 2816 { 2817 if (!oh->clkdm) 2818 return -EINVAL; 2819 2820 return omap_prm_assert_hardreset(ohri->rst_shift, 2821 oh->clkdm->pwrdm.ptr->prcm_partition, 2822 oh->clkdm->pwrdm.ptr->prcm_offs, 2823 oh->prcm.omap4.rstctrl_offs); 2824 } 2825 2826 /** 2827 * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args 2828 * @oh: struct omap_hwmod * to deassert hardreset 2829 * @ohri: hardreset line data 2830 * 2831 * Call omap4_prminst_deassert_hardreset() with parameters extracted 2832 * from the hwmod @oh and the hardreset line data @ohri. Only 2833 * intended for use as an soc_ops function pointer. Passes along the 2834 * return value from omap4_prminst_deassert_hardreset(). XXX This 2835 * function is scheduled for removal when the PRM code is moved into 2836 * drivers/. 2837 */ 2838 static int _omap4_deassert_hardreset(struct omap_hwmod *oh, 2839 struct omap_hwmod_rst_info *ohri) 2840 { 2841 if (!oh->clkdm) 2842 return -EINVAL; 2843 2844 if (ohri->st_shift) 2845 pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n", 2846 oh->name, ohri->name); 2847 return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift, 2848 oh->clkdm->pwrdm.ptr->prcm_partition, 2849 oh->clkdm->pwrdm.ptr->prcm_offs, 2850 oh->prcm.omap4.rstctrl_offs, 2851 oh->prcm.omap4.rstctrl_offs + 2852 OMAP4_RST_CTRL_ST_OFFSET); 2853 } 2854 2855 /** 2856 * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args 2857 * @oh: struct omap_hwmod * to test hardreset 2858 * @ohri: hardreset line data 2859 * 2860 * Call omap4_prminst_is_hardreset_asserted() with parameters 2861 * extracted from the hwmod @oh and the hardreset line data @ohri. 2862 * Only intended for use as an soc_ops function pointer. Passes along 2863 * the return value from omap4_prminst_is_hardreset_asserted(). XXX 2864 * This function is scheduled for removal when the PRM code is moved 2865 * into drivers/. 2866 */ 2867 static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh, 2868 struct omap_hwmod_rst_info *ohri) 2869 { 2870 if (!oh->clkdm) 2871 return -EINVAL; 2872 2873 return omap_prm_is_hardreset_asserted(ohri->rst_shift, 2874 oh->clkdm->pwrdm.ptr-> 2875 prcm_partition, 2876 oh->clkdm->pwrdm.ptr->prcm_offs, 2877 oh->prcm.omap4.rstctrl_offs); 2878 } 2879 2880 /** 2881 * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod 2882 * @oh: struct omap_hwmod * to disable control for 2883 * 2884 * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod 2885 * will be using its main_clk to enable/disable the module. Returns 2886 * 0 if successful. 2887 */ 2888 static int _omap4_disable_direct_prcm(struct omap_hwmod *oh) 2889 { 2890 if (!oh) 2891 return -EINVAL; 2892 2893 oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK; 2894 2895 return 0; 2896 } 2897 2898 /** 2899 * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args 2900 * @oh: struct omap_hwmod * to deassert hardreset 2901 * @ohri: hardreset line data 2902 * 2903 * Call am33xx_prminst_deassert_hardreset() with parameters extracted 2904 * from the hwmod @oh and the hardreset line data @ohri. Only 2905 * intended for use as an soc_ops function pointer. Passes along the 2906 * return value from am33xx_prminst_deassert_hardreset(). XXX This 2907 * function is scheduled for removal when the PRM code is moved into 2908 * drivers/. 2909 */ 2910 static int _am33xx_deassert_hardreset(struct omap_hwmod *oh, 2911 struct omap_hwmod_rst_info *ohri) 2912 { 2913 return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 2914 oh->clkdm->pwrdm.ptr->prcm_partition, 2915 oh->clkdm->pwrdm.ptr->prcm_offs, 2916 oh->prcm.omap4.rstctrl_offs, 2917 oh->prcm.omap4.rstst_offs); 2918 } 2919 2920 /* Public functions */ 2921 2922 u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs) 2923 { 2924 if (oh->flags & HWMOD_16BIT_REG) 2925 return readw_relaxed(oh->_mpu_rt_va + reg_offs); 2926 else 2927 return readl_relaxed(oh->_mpu_rt_va + reg_offs); 2928 } 2929 2930 void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs) 2931 { 2932 if (oh->flags & HWMOD_16BIT_REG) 2933 writew_relaxed(v, oh->_mpu_rt_va + reg_offs); 2934 else 2935 writel_relaxed(v, oh->_mpu_rt_va + reg_offs); 2936 } 2937 2938 /** 2939 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit 2940 * @oh: struct omap_hwmod * 2941 * 2942 * This is a public function exposed to drivers. Some drivers may need to do 2943 * some settings before and after resetting the device. Those drivers after 2944 * doing the necessary settings could use this function to start a reset by 2945 * setting the SYSCONFIG.SOFTRESET bit. 2946 */ 2947 int omap_hwmod_softreset(struct omap_hwmod *oh) 2948 { 2949 u32 v; 2950 int ret; 2951 2952 if (!oh || !(oh->_sysc_cache)) 2953 return -EINVAL; 2954 2955 v = oh->_sysc_cache; 2956 ret = _set_softreset(oh, &v); 2957 if (ret) 2958 goto error; 2959 _write_sysconfig(v, oh); 2960 2961 ret = _clear_softreset(oh, &v); 2962 if (ret) 2963 goto error; 2964 _write_sysconfig(v, oh); 2965 2966 error: 2967 return ret; 2968 } 2969 2970 /** 2971 * omap_hwmod_lookup - look up a registered omap_hwmod by name 2972 * @name: name of the omap_hwmod to look up 2973 * 2974 * Given a @name of an omap_hwmod, return a pointer to the registered 2975 * struct omap_hwmod *, or NULL upon error. 2976 */ 2977 struct omap_hwmod *omap_hwmod_lookup(const char *name) 2978 { 2979 struct omap_hwmod *oh; 2980 2981 if (!name) 2982 return NULL; 2983 2984 oh = _lookup(name); 2985 2986 return oh; 2987 } 2988 2989 /** 2990 * omap_hwmod_for_each - call function for each registered omap_hwmod 2991 * @fn: pointer to a callback function 2992 * @data: void * data to pass to callback function 2993 * 2994 * Call @fn for each registered omap_hwmod, passing @data to each 2995 * function. @fn must return 0 for success or any other value for 2996 * failure. If @fn returns non-zero, the iteration across omap_hwmods 2997 * will stop and the non-zero return value will be passed to the 2998 * caller of omap_hwmod_for_each(). @fn is called with 2999 * omap_hwmod_for_each() held. 3000 */ 3001 int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data), 3002 void *data) 3003 { 3004 struct omap_hwmod *temp_oh; 3005 int ret = 0; 3006 3007 if (!fn) 3008 return -EINVAL; 3009 3010 list_for_each_entry(temp_oh, &omap_hwmod_list, node) { 3011 ret = (*fn)(temp_oh, data); 3012 if (ret) 3013 break; 3014 } 3015 3016 return ret; 3017 } 3018 3019 /** 3020 * omap_hwmod_register_links - register an array of hwmod links 3021 * @ois: pointer to an array of omap_hwmod_ocp_if to register 3022 * 3023 * Intended to be called early in boot before the clock framework is 3024 * initialized. If @ois is not null, will register all omap_hwmods 3025 * listed in @ois that are valid for this chip. Returns -EINVAL if 3026 * omap_hwmod_init() hasn't been called before calling this function, 3027 * -ENOMEM if the link memory area can't be allocated, or 0 upon 3028 * success. 3029 */ 3030 int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois) 3031 { 3032 int r, i; 3033 3034 if (!inited) 3035 return -EINVAL; 3036 3037 if (!ois) 3038 return 0; 3039 3040 if (ois[0] == NULL) /* Empty list */ 3041 return 0; 3042 3043 i = 0; 3044 do { 3045 r = _register_link(ois[i]); 3046 WARN(r && r != -EEXIST, 3047 "omap_hwmod: _register_link(%s -> %s) returned %d\n", 3048 ois[i]->master->name, ois[i]->slave->name, r); 3049 } while (ois[++i]); 3050 3051 return 0; 3052 } 3053 3054 /** 3055 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up 3056 * @oh: pointer to the hwmod currently being set up (usually not the MPU) 3057 * 3058 * If the hwmod data corresponding to the MPU subsystem IP block 3059 * hasn't been initialized and set up yet, do so now. This must be 3060 * done first since sleep dependencies may be added from other hwmods 3061 * to the MPU. Intended to be called only by omap_hwmod_setup*(). No 3062 * return value. 3063 */ 3064 static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh) 3065 { 3066 if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN) 3067 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n", 3068 __func__, MPU_INITIATOR_NAME); 3069 else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh) 3070 omap_hwmod_setup_one(MPU_INITIATOR_NAME); 3071 } 3072 3073 /** 3074 * omap_hwmod_setup_one - set up a single hwmod 3075 * @oh_name: const char * name of the already-registered hwmod to set up 3076 * 3077 * Initialize and set up a single hwmod. Intended to be used for a 3078 * small number of early devices, such as the timer IP blocks used for 3079 * the scheduler clock. Must be called after omap2_clk_init(). 3080 * Resolves the struct clk names to struct clk pointers for each 3081 * registered omap_hwmod. Also calls _setup() on each hwmod. Returns 3082 * -EINVAL upon error or 0 upon success. 3083 */ 3084 int __init omap_hwmod_setup_one(const char *oh_name) 3085 { 3086 struct omap_hwmod *oh; 3087 3088 pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__); 3089 3090 oh = _lookup(oh_name); 3091 if (!oh) { 3092 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name); 3093 return -EINVAL; 3094 } 3095 3096 _ensure_mpu_hwmod_is_setup(oh); 3097 3098 _init(oh, NULL); 3099 _setup(oh, NULL); 3100 3101 return 0; 3102 } 3103 3104 static void omap_hwmod_check_one(struct device *dev, 3105 const char *name, s8 v1, u8 v2) 3106 { 3107 if (v1 < 0) 3108 return; 3109 3110 if (v1 != v2) 3111 dev_warn(dev, "%s %d != %d\n", name, v1, v2); 3112 } 3113 3114 /** 3115 * omap_hwmod_check_sysc - check sysc against platform sysc 3116 * @dev: struct device 3117 * @data: module data 3118 * @sysc_fields: new sysc configuration 3119 */ 3120 static int omap_hwmod_check_sysc(struct device *dev, 3121 const struct ti_sysc_module_data *data, 3122 struct sysc_regbits *sysc_fields) 3123 { 3124 const struct sysc_regbits *regbits = data->cap->regbits; 3125 3126 omap_hwmod_check_one(dev, "dmadisable_shift", 3127 regbits->dmadisable_shift, 3128 sysc_fields->dmadisable_shift); 3129 omap_hwmod_check_one(dev, "midle_shift", 3130 regbits->midle_shift, 3131 sysc_fields->midle_shift); 3132 omap_hwmod_check_one(dev, "sidle_shift", 3133 regbits->sidle_shift, 3134 sysc_fields->sidle_shift); 3135 omap_hwmod_check_one(dev, "clkact_shift", 3136 regbits->clkact_shift, 3137 sysc_fields->clkact_shift); 3138 omap_hwmod_check_one(dev, "enwkup_shift", 3139 regbits->enwkup_shift, 3140 sysc_fields->enwkup_shift); 3141 omap_hwmod_check_one(dev, "srst_shift", 3142 regbits->srst_shift, 3143 sysc_fields->srst_shift); 3144 omap_hwmod_check_one(dev, "autoidle_shift", 3145 regbits->autoidle_shift, 3146 sysc_fields->autoidle_shift); 3147 3148 return 0; 3149 } 3150 3151 /** 3152 * omap_hwmod_init_regbits - init sysconfig specific register bits 3153 * @dev: struct device 3154 * @oh: module 3155 * @data: module data 3156 * @sysc_fields: new sysc configuration 3157 */ 3158 static int omap_hwmod_init_regbits(struct device *dev, struct omap_hwmod *oh, 3159 const struct ti_sysc_module_data *data, 3160 struct sysc_regbits **sysc_fields) 3161 { 3162 switch (data->cap->type) { 3163 case TI_SYSC_OMAP2: 3164 case TI_SYSC_OMAP2_TIMER: 3165 *sysc_fields = &omap_hwmod_sysc_type1; 3166 break; 3167 case TI_SYSC_OMAP3_SHAM: 3168 *sysc_fields = &omap3_sham_sysc_fields; 3169 break; 3170 case TI_SYSC_OMAP3_AES: 3171 *sysc_fields = &omap3xxx_aes_sysc_fields; 3172 break; 3173 case TI_SYSC_OMAP4: 3174 case TI_SYSC_OMAP4_TIMER: 3175 *sysc_fields = &omap_hwmod_sysc_type2; 3176 break; 3177 case TI_SYSC_OMAP4_SIMPLE: 3178 *sysc_fields = &omap_hwmod_sysc_type3; 3179 break; 3180 case TI_SYSC_OMAP34XX_SR: 3181 *sysc_fields = &omap34xx_sr_sysc_fields; 3182 break; 3183 case TI_SYSC_OMAP36XX_SR: 3184 *sysc_fields = &omap36xx_sr_sysc_fields; 3185 break; 3186 case TI_SYSC_OMAP4_SR: 3187 *sysc_fields = &omap36xx_sr_sysc_fields; 3188 break; 3189 case TI_SYSC_OMAP4_MCASP: 3190 *sysc_fields = &omap_hwmod_sysc_type_mcasp; 3191 break; 3192 case TI_SYSC_OMAP4_USB_HOST_FS: 3193 *sysc_fields = &omap_hwmod_sysc_type_usb_host_fs; 3194 break; 3195 default: 3196 *sysc_fields = NULL; 3197 if (!oh->class->sysc->sysc_fields) 3198 return 0; 3199 3200 dev_err(dev, "sysc_fields not found\n"); 3201 3202 return -EINVAL; 3203 } 3204 3205 return omap_hwmod_check_sysc(dev, data, *sysc_fields); 3206 } 3207 3208 /** 3209 * omap_hwmod_init_reg_offs - initialize sysconfig register offsets 3210 * @dev: struct device 3211 * @data: module data 3212 * @rev_offs: revision register offset 3213 * @sysc_offs: sysc register offset 3214 * @syss_offs: syss register offset 3215 */ 3216 static int omap_hwmod_init_reg_offs(struct device *dev, 3217 const struct ti_sysc_module_data *data, 3218 s32 *rev_offs, s32 *sysc_offs, 3219 s32 *syss_offs) 3220 { 3221 *rev_offs = -ENODEV; 3222 *sysc_offs = 0; 3223 *syss_offs = 0; 3224 3225 if (data->offsets[SYSC_REVISION] >= 0) 3226 *rev_offs = data->offsets[SYSC_REVISION]; 3227 3228 if (data->offsets[SYSC_SYSCONFIG] >= 0) 3229 *sysc_offs = data->offsets[SYSC_SYSCONFIG]; 3230 3231 if (data->offsets[SYSC_SYSSTATUS] >= 0) 3232 *syss_offs = data->offsets[SYSC_SYSSTATUS]; 3233 3234 return 0; 3235 } 3236 3237 /** 3238 * omap_hwmod_init_sysc_flags - initialize sysconfig features 3239 * @dev: struct device 3240 * @data: module data 3241 * @sysc_flags: module configuration 3242 */ 3243 static int omap_hwmod_init_sysc_flags(struct device *dev, 3244 const struct ti_sysc_module_data *data, 3245 u32 *sysc_flags) 3246 { 3247 *sysc_flags = 0; 3248 3249 switch (data->cap->type) { 3250 case TI_SYSC_OMAP2: 3251 case TI_SYSC_OMAP2_TIMER: 3252 /* See SYSC_OMAP2_* in include/dt-bindings/bus/ti-sysc.h */ 3253 if (data->cfg->sysc_val & SYSC_OMAP2_CLOCKACTIVITY) 3254 *sysc_flags |= SYSC_HAS_CLOCKACTIVITY; 3255 if (data->cfg->sysc_val & SYSC_OMAP2_EMUFREE) 3256 *sysc_flags |= SYSC_HAS_EMUFREE; 3257 if (data->cfg->sysc_val & SYSC_OMAP2_ENAWAKEUP) 3258 *sysc_flags |= SYSC_HAS_ENAWAKEUP; 3259 if (data->cfg->sysc_val & SYSC_OMAP2_SOFTRESET) 3260 *sysc_flags |= SYSC_HAS_SOFTRESET; 3261 if (data->cfg->sysc_val & SYSC_OMAP2_AUTOIDLE) 3262 *sysc_flags |= SYSC_HAS_AUTOIDLE; 3263 break; 3264 case TI_SYSC_OMAP4: 3265 case TI_SYSC_OMAP4_TIMER: 3266 /* See SYSC_OMAP4_* in include/dt-bindings/bus/ti-sysc.h */ 3267 if (data->cfg->sysc_val & SYSC_OMAP4_DMADISABLE) 3268 *sysc_flags |= SYSC_HAS_DMADISABLE; 3269 if (data->cfg->sysc_val & SYSC_OMAP4_FREEEMU) 3270 *sysc_flags |= SYSC_HAS_EMUFREE; 3271 if (data->cfg->sysc_val & SYSC_OMAP4_SOFTRESET) 3272 *sysc_flags |= SYSC_HAS_SOFTRESET; 3273 break; 3274 case TI_SYSC_OMAP34XX_SR: 3275 case TI_SYSC_OMAP36XX_SR: 3276 /* See SYSC_OMAP3_SR_* in include/dt-bindings/bus/ti-sysc.h */ 3277 if (data->cfg->sysc_val & SYSC_OMAP3_SR_ENAWAKEUP) 3278 *sysc_flags |= SYSC_HAS_ENAWAKEUP; 3279 break; 3280 default: 3281 if (data->cap->regbits->emufree_shift >= 0) 3282 *sysc_flags |= SYSC_HAS_EMUFREE; 3283 if (data->cap->regbits->enwkup_shift >= 0) 3284 *sysc_flags |= SYSC_HAS_ENAWAKEUP; 3285 if (data->cap->regbits->srst_shift >= 0) 3286 *sysc_flags |= SYSC_HAS_SOFTRESET; 3287 if (data->cap->regbits->autoidle_shift >= 0) 3288 *sysc_flags |= SYSC_HAS_AUTOIDLE; 3289 break; 3290 } 3291 3292 if (data->cap->regbits->midle_shift >= 0 && 3293 data->cfg->midlemodes) 3294 *sysc_flags |= SYSC_HAS_MIDLEMODE; 3295 3296 if (data->cap->regbits->sidle_shift >= 0 && 3297 data->cfg->sidlemodes) 3298 *sysc_flags |= SYSC_HAS_SIDLEMODE; 3299 3300 if (data->cfg->quirks & SYSC_QUIRK_UNCACHED) 3301 *sysc_flags |= SYSC_NO_CACHE; 3302 if (data->cfg->quirks & SYSC_QUIRK_RESET_STATUS) 3303 *sysc_flags |= SYSC_HAS_RESET_STATUS; 3304 3305 if (data->cfg->syss_mask & 1) 3306 *sysc_flags |= SYSS_HAS_RESET_STATUS; 3307 3308 return 0; 3309 } 3310 3311 /** 3312 * omap_hwmod_init_idlemodes - initialize module idle modes 3313 * @dev: struct device 3314 * @data: module data 3315 * @idlemodes: module supported idle modes 3316 */ 3317 static int omap_hwmod_init_idlemodes(struct device *dev, 3318 const struct ti_sysc_module_data *data, 3319 u32 *idlemodes) 3320 { 3321 *idlemodes = 0; 3322 3323 if (data->cfg->midlemodes & BIT(SYSC_IDLE_FORCE)) 3324 *idlemodes |= MSTANDBY_FORCE; 3325 if (data->cfg->midlemodes & BIT(SYSC_IDLE_NO)) 3326 *idlemodes |= MSTANDBY_NO; 3327 if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART)) 3328 *idlemodes |= MSTANDBY_SMART; 3329 if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART_WKUP)) 3330 *idlemodes |= MSTANDBY_SMART_WKUP; 3331 3332 if (data->cfg->sidlemodes & BIT(SYSC_IDLE_FORCE)) 3333 *idlemodes |= SIDLE_FORCE; 3334 if (data->cfg->sidlemodes & BIT(SYSC_IDLE_NO)) 3335 *idlemodes |= SIDLE_NO; 3336 if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART)) 3337 *idlemodes |= SIDLE_SMART; 3338 if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART_WKUP)) 3339 *idlemodes |= SIDLE_SMART_WKUP; 3340 3341 return 0; 3342 } 3343 3344 /** 3345 * omap_hwmod_check_module - check new module against platform data 3346 * @dev: struct device 3347 * @oh: module 3348 * @data: new module data 3349 * @sysc_fields: sysc register bits 3350 * @rev_offs: revision register offset 3351 * @sysc_offs: sysconfig register offset 3352 * @syss_offs: sysstatus register offset 3353 * @sysc_flags: sysc specific flags 3354 * @idlemodes: sysc supported idlemodes 3355 */ 3356 static int omap_hwmod_check_module(struct device *dev, 3357 struct omap_hwmod *oh, 3358 const struct ti_sysc_module_data *data, 3359 struct sysc_regbits *sysc_fields, 3360 s32 rev_offs, s32 sysc_offs, 3361 s32 syss_offs, u32 sysc_flags, 3362 u32 idlemodes) 3363 { 3364 if (!oh->class->sysc) 3365 return -ENODEV; 3366 3367 if (oh->class->sysc->sysc_fields && 3368 sysc_fields != oh->class->sysc->sysc_fields) 3369 dev_warn(dev, "sysc_fields mismatch\n"); 3370 3371 if (rev_offs != oh->class->sysc->rev_offs) 3372 dev_warn(dev, "rev_offs %08x != %08x\n", rev_offs, 3373 oh->class->sysc->rev_offs); 3374 if (sysc_offs != oh->class->sysc->sysc_offs) 3375 dev_warn(dev, "sysc_offs %08x != %08x\n", sysc_offs, 3376 oh->class->sysc->sysc_offs); 3377 if (syss_offs != oh->class->sysc->syss_offs) 3378 dev_warn(dev, "syss_offs %08x != %08x\n", syss_offs, 3379 oh->class->sysc->syss_offs); 3380 3381 if (sysc_flags != oh->class->sysc->sysc_flags) 3382 dev_warn(dev, "sysc_flags %08x != %08x\n", sysc_flags, 3383 oh->class->sysc->sysc_flags); 3384 3385 if (idlemodes != oh->class->sysc->idlemodes) 3386 dev_warn(dev, "idlemodes %08x != %08x\n", idlemodes, 3387 oh->class->sysc->idlemodes); 3388 3389 if (data->cfg->srst_udelay != oh->class->sysc->srst_udelay) 3390 dev_warn(dev, "srst_udelay %i != %i\n", 3391 data->cfg->srst_udelay, 3392 oh->class->sysc->srst_udelay); 3393 3394 return 0; 3395 } 3396 3397 /** 3398 * omap_hwmod_allocate_module - allocate new module 3399 * @dev: struct device 3400 * @oh: module 3401 * @sysc_fields: sysc register bits 3402 * @clockdomain: clockdomain 3403 * @rev_offs: revision register offset 3404 * @sysc_offs: sysconfig register offset 3405 * @syss_offs: sysstatus register offset 3406 * @sysc_flags: sysc specific flags 3407 * @idlemodes: sysc supported idlemodes 3408 * 3409 * Note that the allocations here cannot use devm as ti-sysc can rebind. 3410 */ 3411 static int omap_hwmod_allocate_module(struct device *dev, struct omap_hwmod *oh, 3412 const struct ti_sysc_module_data *data, 3413 struct sysc_regbits *sysc_fields, 3414 struct clockdomain *clkdm, 3415 s32 rev_offs, s32 sysc_offs, 3416 s32 syss_offs, u32 sysc_flags, 3417 u32 idlemodes) 3418 { 3419 struct omap_hwmod_class_sysconfig *sysc; 3420 struct omap_hwmod_class *class = NULL; 3421 struct omap_hwmod_ocp_if *oi = NULL; 3422 void __iomem *regs = NULL; 3423 unsigned long flags; 3424 3425 sysc = kzalloc(sizeof(*sysc), GFP_KERNEL); 3426 if (!sysc) 3427 return -ENOMEM; 3428 3429 sysc->sysc_fields = sysc_fields; 3430 sysc->rev_offs = rev_offs; 3431 sysc->sysc_offs = sysc_offs; 3432 sysc->syss_offs = syss_offs; 3433 sysc->sysc_flags = sysc_flags; 3434 sysc->idlemodes = idlemodes; 3435 sysc->srst_udelay = data->cfg->srst_udelay; 3436 3437 if (!oh->_mpu_rt_va) { 3438 regs = ioremap(data->module_pa, 3439 data->module_size); 3440 if (!regs) 3441 goto out_free_sysc; 3442 } 3443 3444 /* 3445 * We may need a new oh->class as the other devices in the same class 3446 * may not yet have ioremapped their registers. 3447 */ 3448 if (oh->class->name && strcmp(oh->class->name, data->name)) { 3449 class = kmemdup(oh->class, sizeof(*oh->class), GFP_KERNEL); 3450 if (!class) 3451 goto out_unmap; 3452 } 3453 3454 if (list_empty(&oh->slave_ports)) { 3455 oi = kcalloc(1, sizeof(*oi), GFP_KERNEL); 3456 if (!oi) 3457 goto out_free_class; 3458 3459 /* 3460 * Note that we assume interconnect interface clocks will be 3461 * managed by the interconnect driver for OCPIF_SWSUP_IDLE case 3462 * on omap24xx and omap3. 3463 */ 3464 oi->slave = oh; 3465 oi->user = OCP_USER_MPU | OCP_USER_SDMA; 3466 } 3467 3468 spin_lock_irqsave(&oh->_lock, flags); 3469 if (regs) 3470 oh->_mpu_rt_va = regs; 3471 if (class) 3472 oh->class = class; 3473 oh->class->sysc = sysc; 3474 if (oi) 3475 _add_link(oi); 3476 if (clkdm) 3477 oh->clkdm = clkdm; 3478 oh->_state = _HWMOD_STATE_INITIALIZED; 3479 oh->_postsetup_state = _HWMOD_STATE_DEFAULT; 3480 _setup(oh, NULL); 3481 spin_unlock_irqrestore(&oh->_lock, flags); 3482 3483 return 0; 3484 3485 out_free_class: 3486 kfree(class); 3487 out_unmap: 3488 iounmap(regs); 3489 out_free_sysc: 3490 kfree(sysc); 3491 return -ENOMEM; 3492 } 3493 3494 static const struct omap_hwmod_reset omap24xx_reset_quirks[] = { 3495 { .match = "msdi", .len = 4, .reset = omap_msdi_reset, }, 3496 }; 3497 3498 static const struct omap_hwmod_reset dra7_reset_quirks[] = { 3499 { .match = "pcie", .len = 4, .reset = dra7xx_pciess_reset, }, 3500 }; 3501 3502 static const struct omap_hwmod_reset omap_reset_quirks[] = { 3503 { .match = "dss_core", .len = 8, .reset = omap_dss_reset, }, 3504 { .match = "hdq1w", .len = 5, .reset = omap_hdq1w_reset, }, 3505 { .match = "i2c", .len = 3, .reset = omap_i2c_reset, }, 3506 { .match = "wd_timer", .len = 8, .reset = omap2_wd_timer_reset, }, 3507 }; 3508 3509 static void 3510 omap_hwmod_init_reset_quirk(struct device *dev, struct omap_hwmod *oh, 3511 const struct ti_sysc_module_data *data, 3512 const struct omap_hwmod_reset *quirks, 3513 int quirks_sz) 3514 { 3515 const struct omap_hwmod_reset *quirk; 3516 int i; 3517 3518 for (i = 0; i < quirks_sz; i++) { 3519 quirk = &quirks[i]; 3520 if (!strncmp(data->name, quirk->match, quirk->len)) { 3521 oh->class->reset = quirk->reset; 3522 3523 return; 3524 } 3525 } 3526 } 3527 3528 static void 3529 omap_hwmod_init_reset_quirks(struct device *dev, struct omap_hwmod *oh, 3530 const struct ti_sysc_module_data *data) 3531 { 3532 if (soc_is_omap24xx()) 3533 omap_hwmod_init_reset_quirk(dev, oh, data, 3534 omap24xx_reset_quirks, 3535 ARRAY_SIZE(omap24xx_reset_quirks)); 3536 3537 if (soc_is_dra7xx()) 3538 omap_hwmod_init_reset_quirk(dev, oh, data, dra7_reset_quirks, 3539 ARRAY_SIZE(dra7_reset_quirks)); 3540 3541 omap_hwmod_init_reset_quirk(dev, oh, data, omap_reset_quirks, 3542 ARRAY_SIZE(omap_reset_quirks)); 3543 } 3544 3545 /** 3546 * omap_hwmod_init_module - initialize new module 3547 * @dev: struct device 3548 * @data: module data 3549 * @cookie: cookie for the caller to use for later calls 3550 */ 3551 int omap_hwmod_init_module(struct device *dev, 3552 const struct ti_sysc_module_data *data, 3553 struct ti_sysc_cookie *cookie) 3554 { 3555 struct omap_hwmod *oh; 3556 struct sysc_regbits *sysc_fields; 3557 s32 rev_offs, sysc_offs, syss_offs; 3558 u32 sysc_flags, idlemodes; 3559 int error; 3560 3561 if (!dev || !data || !data->name || !cookie) 3562 return -EINVAL; 3563 3564 oh = _lookup(data->name); 3565 if (!oh) { 3566 oh = kzalloc(sizeof(*oh), GFP_KERNEL); 3567 if (!oh) 3568 return -ENOMEM; 3569 3570 oh->name = data->name; 3571 oh->_state = _HWMOD_STATE_UNKNOWN; 3572 lockdep_register_key(&oh->hwmod_key); 3573 3574 /* Unused, can be handled by PRM driver handling resets */ 3575 oh->prcm.omap4.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT; 3576 3577 oh->class = kzalloc(sizeof(*oh->class), GFP_KERNEL); 3578 if (!oh->class) { 3579 kfree(oh); 3580 return -ENOMEM; 3581 } 3582 3583 omap_hwmod_init_reset_quirks(dev, oh, data); 3584 3585 oh->class->name = data->name; 3586 mutex_lock(&list_lock); 3587 error = _register(oh); 3588 mutex_unlock(&list_lock); 3589 } 3590 3591 cookie->data = oh; 3592 3593 error = omap_hwmod_init_regbits(dev, oh, data, &sysc_fields); 3594 if (error) 3595 return error; 3596 3597 error = omap_hwmod_init_reg_offs(dev, data, &rev_offs, 3598 &sysc_offs, &syss_offs); 3599 if (error) 3600 return error; 3601 3602 error = omap_hwmod_init_sysc_flags(dev, data, &sysc_flags); 3603 if (error) 3604 return error; 3605 3606 error = omap_hwmod_init_idlemodes(dev, data, &idlemodes); 3607 if (error) 3608 return error; 3609 3610 if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE) 3611 oh->flags |= HWMOD_NO_IDLE; 3612 if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE_ON_INIT) 3613 oh->flags |= HWMOD_INIT_NO_IDLE; 3614 if (data->cfg->quirks & SYSC_QUIRK_NO_RESET_ON_INIT) 3615 oh->flags |= HWMOD_INIT_NO_RESET; 3616 if (data->cfg->quirks & SYSC_QUIRK_USE_CLOCKACT) 3617 oh->flags |= HWMOD_SET_DEFAULT_CLOCKACT; 3618 if (data->cfg->quirks & SYSC_QUIRK_SWSUP_SIDLE) 3619 oh->flags |= HWMOD_SWSUP_SIDLE; 3620 if (data->cfg->quirks & SYSC_QUIRK_SWSUP_SIDLE_ACT) 3621 oh->flags |= HWMOD_SWSUP_SIDLE_ACT; 3622 if (data->cfg->quirks & SYSC_QUIRK_SWSUP_MSTANDBY) 3623 oh->flags |= HWMOD_SWSUP_MSTANDBY; 3624 3625 error = omap_hwmod_check_module(dev, oh, data, sysc_fields, 3626 rev_offs, sysc_offs, syss_offs, 3627 sysc_flags, idlemodes); 3628 if (!error) 3629 return error; 3630 3631 return omap_hwmod_allocate_module(dev, oh, data, sysc_fields, 3632 cookie->clkdm, rev_offs, 3633 sysc_offs, syss_offs, 3634 sysc_flags, idlemodes); 3635 } 3636 3637 /** 3638 * omap_hwmod_setup_earlycon_flags - set up flags for early console 3639 * 3640 * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as 3641 * early concole so that hwmod core doesn't reset and keep it in idle 3642 * that specific uart. 3643 */ 3644 #ifdef CONFIG_SERIAL_EARLYCON 3645 static void __init omap_hwmod_setup_earlycon_flags(void) 3646 { 3647 struct device_node *np; 3648 struct omap_hwmod *oh; 3649 const char *uart; 3650 3651 np = of_find_node_by_path("/chosen"); 3652 if (np) { 3653 uart = of_get_property(np, "stdout-path", NULL); 3654 if (uart) { 3655 np = of_find_node_by_path(uart); 3656 if (np) { 3657 uart = of_get_property(np, "ti,hwmods", NULL); 3658 oh = omap_hwmod_lookup(uart); 3659 if (!oh) { 3660 uart = of_get_property(np->parent, 3661 "ti,hwmods", 3662 NULL); 3663 oh = omap_hwmod_lookup(uart); 3664 } 3665 if (oh) 3666 oh->flags |= DEBUG_OMAPUART_FLAGS; 3667 } 3668 } 3669 } 3670 } 3671 #endif 3672 3673 /** 3674 * omap_hwmod_setup_all - set up all registered IP blocks 3675 * 3676 * Initialize and set up all IP blocks registered with the hwmod code. 3677 * Must be called after omap2_clk_init(). Resolves the struct clk 3678 * names to struct clk pointers for each registered omap_hwmod. Also 3679 * calls _setup() on each hwmod. Returns 0 upon success. 3680 */ 3681 static int __init omap_hwmod_setup_all(void) 3682 { 3683 if (!inited) 3684 return 0; 3685 3686 _ensure_mpu_hwmod_is_setup(NULL); 3687 3688 omap_hwmod_for_each(_init, NULL); 3689 #ifdef CONFIG_SERIAL_EARLYCON 3690 omap_hwmod_setup_earlycon_flags(); 3691 #endif 3692 omap_hwmod_for_each(_setup, NULL); 3693 3694 return 0; 3695 } 3696 omap_postcore_initcall(omap_hwmod_setup_all); 3697 3698 /** 3699 * omap_hwmod_enable - enable an omap_hwmod 3700 * @oh: struct omap_hwmod * 3701 * 3702 * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable(). 3703 * Returns -EINVAL on error or passes along the return value from _enable(). 3704 */ 3705 int omap_hwmod_enable(struct omap_hwmod *oh) 3706 { 3707 int r; 3708 unsigned long flags; 3709 3710 if (!oh) 3711 return -EINVAL; 3712 3713 spin_lock_irqsave(&oh->_lock, flags); 3714 r = _enable(oh); 3715 spin_unlock_irqrestore(&oh->_lock, flags); 3716 3717 return r; 3718 } 3719 3720 /** 3721 * omap_hwmod_idle - idle an omap_hwmod 3722 * @oh: struct omap_hwmod * 3723 * 3724 * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle(). 3725 * Returns -EINVAL on error or passes along the return value from _idle(). 3726 */ 3727 int omap_hwmod_idle(struct omap_hwmod *oh) 3728 { 3729 int r; 3730 unsigned long flags; 3731 3732 if (!oh) 3733 return -EINVAL; 3734 3735 spin_lock_irqsave(&oh->_lock, flags); 3736 r = _idle(oh); 3737 spin_unlock_irqrestore(&oh->_lock, flags); 3738 3739 return r; 3740 } 3741 3742 /** 3743 * omap_hwmod_shutdown - shutdown an omap_hwmod 3744 * @oh: struct omap_hwmod * 3745 * 3746 * Shutdown an omap_hwmod @oh. Intended to be called by 3747 * omap_device_shutdown(). Returns -EINVAL on error or passes along 3748 * the return value from _shutdown(). 3749 */ 3750 int omap_hwmod_shutdown(struct omap_hwmod *oh) 3751 { 3752 int r; 3753 unsigned long flags; 3754 3755 if (!oh) 3756 return -EINVAL; 3757 3758 spin_lock_irqsave(&oh->_lock, flags); 3759 r = _shutdown(oh); 3760 spin_unlock_irqrestore(&oh->_lock, flags); 3761 3762 return r; 3763 } 3764 3765 /* 3766 * IP block data retrieval functions 3767 */ 3768 3769 /** 3770 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain 3771 * @oh: struct omap_hwmod * 3772 * 3773 * Return the powerdomain pointer associated with the OMAP module 3774 * @oh's main clock. If @oh does not have a main clk, return the 3775 * powerdomain associated with the interface clock associated with the 3776 * module's MPU port. (XXX Perhaps this should use the SDMA port 3777 * instead?) Returns NULL on error, or a struct powerdomain * on 3778 * success. 3779 */ 3780 struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh) 3781 { 3782 struct clk *c; 3783 struct omap_hwmod_ocp_if *oi; 3784 struct clockdomain *clkdm; 3785 struct clk_hw_omap *clk; 3786 3787 if (!oh) 3788 return NULL; 3789 3790 if (oh->clkdm) 3791 return oh->clkdm->pwrdm.ptr; 3792 3793 if (oh->_clk) { 3794 c = oh->_clk; 3795 } else { 3796 oi = _find_mpu_rt_port(oh); 3797 if (!oi) 3798 return NULL; 3799 c = oi->_clk; 3800 } 3801 3802 clk = to_clk_hw_omap(__clk_get_hw(c)); 3803 clkdm = clk->clkdm; 3804 if (!clkdm) 3805 return NULL; 3806 3807 return clkdm->pwrdm.ptr; 3808 } 3809 3810 /** 3811 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU) 3812 * @oh: struct omap_hwmod * 3813 * 3814 * Returns the virtual address corresponding to the beginning of the 3815 * module's register target, in the address range that is intended to 3816 * be used by the MPU. Returns the virtual address upon success or NULL 3817 * upon error. 3818 */ 3819 void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh) 3820 { 3821 if (!oh) 3822 return NULL; 3823 3824 if (oh->_int_flags & _HWMOD_NO_MPU_PORT) 3825 return NULL; 3826 3827 if (oh->_state == _HWMOD_STATE_UNKNOWN) 3828 return NULL; 3829 3830 return oh->_mpu_rt_va; 3831 } 3832 3833 /* 3834 * XXX what about functions for drivers to save/restore ocp_sysconfig 3835 * for context save/restore operations? 3836 */ 3837 3838 /** 3839 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules 3840 * contained in the hwmod module. 3841 * @oh: struct omap_hwmod * 3842 * @name: name of the reset line to lookup and assert 3843 * 3844 * Some IP like dsp, ipu or iva contain processor that require 3845 * an HW reset line to be assert / deassert in order to enable fully 3846 * the IP. Returns -EINVAL if @oh is null or if the operation is not 3847 * yet supported on this OMAP; otherwise, passes along the return value 3848 * from _assert_hardreset(). 3849 */ 3850 int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name) 3851 { 3852 int ret; 3853 unsigned long flags; 3854 3855 if (!oh) 3856 return -EINVAL; 3857 3858 spin_lock_irqsave(&oh->_lock, flags); 3859 ret = _assert_hardreset(oh, name); 3860 spin_unlock_irqrestore(&oh->_lock, flags); 3861 3862 return ret; 3863 } 3864 3865 /** 3866 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules 3867 * contained in the hwmod module. 3868 * @oh: struct omap_hwmod * 3869 * @name: name of the reset line to look up and deassert 3870 * 3871 * Some IP like dsp, ipu or iva contain processor that require 3872 * an HW reset line to be assert / deassert in order to enable fully 3873 * the IP. Returns -EINVAL if @oh is null or if the operation is not 3874 * yet supported on this OMAP; otherwise, passes along the return value 3875 * from _deassert_hardreset(). 3876 */ 3877 int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name) 3878 { 3879 int ret; 3880 unsigned long flags; 3881 3882 if (!oh) 3883 return -EINVAL; 3884 3885 spin_lock_irqsave(&oh->_lock, flags); 3886 ret = _deassert_hardreset(oh, name); 3887 spin_unlock_irqrestore(&oh->_lock, flags); 3888 3889 return ret; 3890 } 3891 3892 /** 3893 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname 3894 * @classname: struct omap_hwmod_class name to search for 3895 * @fn: callback function pointer to call for each hwmod in class @classname 3896 * @user: arbitrary context data to pass to the callback function 3897 * 3898 * For each omap_hwmod of class @classname, call @fn. 3899 * If the callback function returns something other than 3900 * zero, the iterator is terminated, and the callback function's return 3901 * value is passed back to the caller. Returns 0 upon success, -EINVAL 3902 * if @classname or @fn are NULL, or passes back the error code from @fn. 3903 */ 3904 int omap_hwmod_for_each_by_class(const char *classname, 3905 int (*fn)(struct omap_hwmod *oh, 3906 void *user), 3907 void *user) 3908 { 3909 struct omap_hwmod *temp_oh; 3910 int ret = 0; 3911 3912 if (!classname || !fn) 3913 return -EINVAL; 3914 3915 pr_debug("omap_hwmod: %s: looking for modules of class %s\n", 3916 __func__, classname); 3917 3918 list_for_each_entry(temp_oh, &omap_hwmod_list, node) { 3919 if (!strcmp(temp_oh->class->name, classname)) { 3920 pr_debug("omap_hwmod: %s: %s: calling callback fn\n", 3921 __func__, temp_oh->name); 3922 ret = (*fn)(temp_oh, user); 3923 if (ret) 3924 break; 3925 } 3926 } 3927 3928 if (ret) 3929 pr_debug("omap_hwmod: %s: iterator terminated early: %d\n", 3930 __func__, ret); 3931 3932 return ret; 3933 } 3934 3935 /** 3936 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod 3937 * @oh: struct omap_hwmod * 3938 * @state: state that _setup() should leave the hwmod in 3939 * 3940 * Sets the hwmod state that @oh will enter at the end of _setup() 3941 * (called by omap_hwmod_setup_*()). See also the documentation 3942 * for _setup_postsetup(), above. Returns 0 upon success or 3943 * -EINVAL if there is a problem with the arguments or if the hwmod is 3944 * in the wrong state. 3945 */ 3946 int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state) 3947 { 3948 int ret; 3949 unsigned long flags; 3950 3951 if (!oh) 3952 return -EINVAL; 3953 3954 if (state != _HWMOD_STATE_DISABLED && 3955 state != _HWMOD_STATE_ENABLED && 3956 state != _HWMOD_STATE_IDLE) 3957 return -EINVAL; 3958 3959 spin_lock_irqsave(&oh->_lock, flags); 3960 3961 if (oh->_state != _HWMOD_STATE_REGISTERED) { 3962 ret = -EINVAL; 3963 goto ohsps_unlock; 3964 } 3965 3966 oh->_postsetup_state = state; 3967 ret = 0; 3968 3969 ohsps_unlock: 3970 spin_unlock_irqrestore(&oh->_lock, flags); 3971 3972 return ret; 3973 } 3974 3975 /** 3976 * omap_hwmod_get_context_loss_count - get lost context count 3977 * @oh: struct omap_hwmod * 3978 * 3979 * Returns the context loss count of associated @oh 3980 * upon success, or zero if no context loss data is available. 3981 * 3982 * On OMAP4, this queries the per-hwmod context loss register, 3983 * assuming one exists. If not, or on OMAP2/3, this queries the 3984 * enclosing powerdomain context loss count. 3985 */ 3986 int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh) 3987 { 3988 struct powerdomain *pwrdm; 3989 int ret = 0; 3990 3991 if (soc_ops.get_context_lost) 3992 return soc_ops.get_context_lost(oh); 3993 3994 pwrdm = omap_hwmod_get_pwrdm(oh); 3995 if (pwrdm) 3996 ret = pwrdm_get_context_loss_count(pwrdm); 3997 3998 return ret; 3999 } 4000 4001 /** 4002 * omap_hwmod_init - initialize the hwmod code 4003 * 4004 * Sets up some function pointers needed by the hwmod code to operate on the 4005 * currently-booted SoC. Intended to be called once during kernel init 4006 * before any hwmods are registered. No return value. 4007 */ 4008 void __init omap_hwmod_init(void) 4009 { 4010 if (cpu_is_omap24xx()) { 4011 soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready; 4012 soc_ops.assert_hardreset = _omap2_assert_hardreset; 4013 soc_ops.deassert_hardreset = _omap2_deassert_hardreset; 4014 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted; 4015 } else if (cpu_is_omap34xx()) { 4016 soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready; 4017 soc_ops.assert_hardreset = _omap2_assert_hardreset; 4018 soc_ops.deassert_hardreset = _omap2_deassert_hardreset; 4019 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted; 4020 soc_ops.init_clkdm = _init_clkdm; 4021 } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) { 4022 soc_ops.enable_module = _omap4_enable_module; 4023 soc_ops.disable_module = _omap4_disable_module; 4024 soc_ops.wait_target_ready = _omap4_wait_target_ready; 4025 soc_ops.assert_hardreset = _omap4_assert_hardreset; 4026 soc_ops.deassert_hardreset = _omap4_deassert_hardreset; 4027 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted; 4028 soc_ops.init_clkdm = _init_clkdm; 4029 soc_ops.update_context_lost = _omap4_update_context_lost; 4030 soc_ops.get_context_lost = _omap4_get_context_lost; 4031 soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm; 4032 soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl; 4033 } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() || 4034 soc_is_am43xx()) { 4035 soc_ops.enable_module = _omap4_enable_module; 4036 soc_ops.disable_module = _omap4_disable_module; 4037 soc_ops.wait_target_ready = _omap4_wait_target_ready; 4038 soc_ops.assert_hardreset = _omap4_assert_hardreset; 4039 soc_ops.deassert_hardreset = _am33xx_deassert_hardreset; 4040 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted; 4041 soc_ops.init_clkdm = _init_clkdm; 4042 soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm; 4043 soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl; 4044 } else { 4045 WARN(1, "omap_hwmod: unknown SoC type\n"); 4046 } 4047 4048 _init_clkctrl_providers(); 4049 4050 inited = true; 4051 } 4052 4053 /** 4054 * omap_hwmod_get_main_clk - get pointer to main clock name 4055 * @oh: struct omap_hwmod * 4056 * 4057 * Returns the main clock name assocated with @oh upon success, 4058 * or NULL if @oh is NULL. 4059 */ 4060 const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh) 4061 { 4062 if (!oh) 4063 return NULL; 4064 4065 return oh->main_clk; 4066 } 4067