xref: /openbmc/linux/arch/arm/mach-omap2/display.c (revision f1575595)
1 /*
2  * OMAP2plus display device setup / initialization.
3  *
4  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
5  *	Senthilvadivu Guruswamy
6  *	Sumit Semwal
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License version 2 as
10  * published by the Free Software Foundation.
11  *
12  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13  * kind, whether express or implied; without even the implied warranty
14  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  */
17 
18 #include <linux/string.h>
19 #include <linux/kernel.h>
20 #include <linux/init.h>
21 #include <linux/platform_device.h>
22 #include <linux/io.h>
23 #include <linux/clk.h>
24 #include <linux/err.h>
25 #include <linux/delay.h>
26 #include <linux/of.h>
27 #include <linux/of_platform.h>
28 #include <linux/slab.h>
29 #include <linux/mfd/syscon.h>
30 #include <linux/regmap.h>
31 
32 #include <linux/platform_data/omapdss.h>
33 #include "omap_hwmod.h"
34 #include "omap_device.h"
35 #include "common.h"
36 
37 #include "soc.h"
38 #include "iomap.h"
39 #include "control.h"
40 #include "display.h"
41 #include "prm.h"
42 
43 #define DISPC_CONTROL		0x0040
44 #define DISPC_CONTROL2		0x0238
45 #define DISPC_CONTROL3		0x0848
46 #define DISPC_IRQSTATUS		0x0018
47 
48 #define DSS_CONTROL		0x40
49 #define DSS_SDI_CONTROL		0x44
50 #define DSS_PLL_CONTROL		0x48
51 
52 #define LCD_EN_MASK		(0x1 << 0)
53 #define DIGIT_EN_MASK		(0x1 << 1)
54 
55 #define FRAMEDONE_IRQ_SHIFT	0
56 #define EVSYNC_EVEN_IRQ_SHIFT	2
57 #define EVSYNC_ODD_IRQ_SHIFT	3
58 #define FRAMEDONE2_IRQ_SHIFT	22
59 #define FRAMEDONE3_IRQ_SHIFT	30
60 #define FRAMEDONETV_IRQ_SHIFT	24
61 
62 /*
63  * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
64  *     reset before deciding that something has gone wrong
65  */
66 #define FRAMEDONE_IRQ_TIMEOUT		100
67 
68 #if defined(CONFIG_FB_OMAP2)
69 static struct platform_device omap_display_device = {
70 	.name          = "omapdss",
71 	.id            = -1,
72 	.dev            = {
73 		.platform_data = NULL,
74 	},
75 };
76 
77 #define OMAP4_DSIPHY_SYSCON_OFFSET		0x78
78 
79 static struct regmap *omap4_dsi_mux_syscon;
80 
81 static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes)
82 {
83 	u32 enable_mask, enable_shift;
84 	u32 pipd_mask, pipd_shift;
85 	u32 reg;
86 
87 	if (dsi_id == 0) {
88 		enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
89 		enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
90 		pipd_mask = OMAP4_DSI1_PIPD_MASK;
91 		pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
92 	} else if (dsi_id == 1) {
93 		enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
94 		enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
95 		pipd_mask = OMAP4_DSI2_PIPD_MASK;
96 		pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
97 	} else {
98 		return -ENODEV;
99 	}
100 
101 	regmap_read(omap4_dsi_mux_syscon, OMAP4_DSIPHY_SYSCON_OFFSET, &reg);
102 
103 	reg &= ~enable_mask;
104 	reg &= ~pipd_mask;
105 
106 	reg |= (lanes << enable_shift) & enable_mask;
107 	reg |= (lanes << pipd_shift) & pipd_mask;
108 
109 	regmap_write(omap4_dsi_mux_syscon, OMAP4_DSIPHY_SYSCON_OFFSET, reg);
110 
111 	return 0;
112 }
113 
114 static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
115 {
116 	if (cpu_is_omap44xx())
117 		return omap4_dsi_mux_pads(dsi_id, lane_mask);
118 
119 	return 0;
120 }
121 
122 static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
123 {
124 	if (cpu_is_omap44xx())
125 		omap4_dsi_mux_pads(dsi_id, 0);
126 }
127 
128 static enum omapdss_version __init omap_display_get_version(void)
129 {
130 	if (cpu_is_omap24xx())
131 		return OMAPDSS_VER_OMAP24xx;
132 	else if (cpu_is_omap3630())
133 		return OMAPDSS_VER_OMAP3630;
134 	else if (cpu_is_omap34xx()) {
135 		if (soc_is_am35xx()) {
136 			return OMAPDSS_VER_AM35xx;
137 		} else {
138 			if (omap_rev() < OMAP3430_REV_ES3_0)
139 				return OMAPDSS_VER_OMAP34xx_ES1;
140 			else
141 				return OMAPDSS_VER_OMAP34xx_ES3;
142 		}
143 	} else if (omap_rev() == OMAP4430_REV_ES1_0)
144 		return OMAPDSS_VER_OMAP4430_ES1;
145 	else if (omap_rev() == OMAP4430_REV_ES2_0 ||
146 			omap_rev() == OMAP4430_REV_ES2_1 ||
147 			omap_rev() == OMAP4430_REV_ES2_2)
148 		return OMAPDSS_VER_OMAP4430_ES2;
149 	else if (cpu_is_omap44xx())
150 		return OMAPDSS_VER_OMAP4;
151 	else if (soc_is_omap54xx())
152 		return OMAPDSS_VER_OMAP5;
153 	else if (soc_is_am43xx())
154 		return OMAPDSS_VER_AM43xx;
155 	else if (soc_is_dra7xx())
156 		return OMAPDSS_VER_DRA7xx;
157 	else
158 		return OMAPDSS_VER_UNKNOWN;
159 }
160 
161 static int __init omapdss_init_fbdev(void)
162 {
163 	static struct omap_dss_board_info board_data = {
164 		.dsi_enable_pads = omap_dsi_enable_pads,
165 		.dsi_disable_pads = omap_dsi_disable_pads,
166 	};
167 	struct device_node *node;
168 	int r;
169 
170 	board_data.version = omap_display_get_version();
171 	if (board_data.version == OMAPDSS_VER_UNKNOWN) {
172 		pr_err("DSS not supported on this SoC\n");
173 		return -ENODEV;
174 	}
175 
176 	omap_display_device.dev.platform_data = &board_data;
177 
178 	r = platform_device_register(&omap_display_device);
179 	if (r < 0) {
180 		pr_err("Unable to register omapdss device\n");
181 		return r;
182 	}
183 
184 	/* create vrfb device */
185 	r = omap_init_vrfb();
186 	if (r < 0) {
187 		pr_err("Unable to register omapvrfb device\n");
188 		return r;
189 	}
190 
191 	/* create FB device */
192 	r = omap_init_fb();
193 	if (r < 0) {
194 		pr_err("Unable to register omapfb device\n");
195 		return r;
196 	}
197 
198 	/* create V4L2 display device */
199 	r = omap_init_vout();
200 	if (r < 0) {
201 		pr_err("Unable to register omap_vout device\n");
202 		return r;
203 	}
204 
205 	/* add DSI info for omap4 */
206 	node = of_find_node_by_name(NULL, "omap4_padconf_global");
207 	if (node)
208 		omap4_dsi_mux_syscon = syscon_node_to_regmap(node);
209 
210 	return 0;
211 }
212 #else
213 static inline int omapdss_init_fbdev(void)
214 {
215 	return 0;
216 }
217 #endif /* CONFIG_FB_OMAP2 */
218 
219 static void dispc_disable_outputs(void)
220 {
221 	u32 v, irq_mask = 0;
222 	bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false;
223 	int i;
224 	struct omap_dss_dispc_dev_attr *da;
225 	struct omap_hwmod *oh;
226 
227 	oh = omap_hwmod_lookup("dss_dispc");
228 	if (!oh) {
229 		WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
230 		return;
231 	}
232 
233 	if (!oh->dev_attr) {
234 		pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
235 		return;
236 	}
237 
238 	da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
239 
240 	/* store value of LCDENABLE and DIGITENABLE bits */
241 	v = omap_hwmod_read(oh, DISPC_CONTROL);
242 	lcd_en = v & LCD_EN_MASK;
243 	digit_en = v & DIGIT_EN_MASK;
244 
245 	/* store value of LCDENABLE for LCD2 */
246 	if (da->manager_count > 2) {
247 		v = omap_hwmod_read(oh, DISPC_CONTROL2);
248 		lcd2_en = v & LCD_EN_MASK;
249 	}
250 
251 	/* store value of LCDENABLE for LCD3 */
252 	if (da->manager_count > 3) {
253 		v = omap_hwmod_read(oh, DISPC_CONTROL3);
254 		lcd3_en = v & LCD_EN_MASK;
255 	}
256 
257 	if (!(lcd_en | digit_en | lcd2_en | lcd3_en))
258 		return; /* no managers currently enabled */
259 
260 	/*
261 	 * If any manager was enabled, we need to disable it before
262 	 * DSS clocks are disabled or DISPC module is reset
263 	 */
264 	if (lcd_en)
265 		irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
266 
267 	if (digit_en) {
268 		if (da->has_framedonetv_irq) {
269 			irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
270 		} else {
271 			irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
272 				1 << EVSYNC_ODD_IRQ_SHIFT;
273 		}
274 	}
275 
276 	if (lcd2_en)
277 		irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
278 	if (lcd3_en)
279 		irq_mask |= 1 << FRAMEDONE3_IRQ_SHIFT;
280 
281 	/*
282 	 * clear any previous FRAMEDONE, FRAMEDONETV,
283 	 * EVSYNC_EVEN/ODD, FRAMEDONE2 or FRAMEDONE3 interrupts
284 	 */
285 	omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
286 
287 	/* disable LCD and TV managers */
288 	v = omap_hwmod_read(oh, DISPC_CONTROL);
289 	v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
290 	omap_hwmod_write(v, oh, DISPC_CONTROL);
291 
292 	/* disable LCD2 manager */
293 	if (da->manager_count > 2) {
294 		v = omap_hwmod_read(oh, DISPC_CONTROL2);
295 		v &= ~LCD_EN_MASK;
296 		omap_hwmod_write(v, oh, DISPC_CONTROL2);
297 	}
298 
299 	/* disable LCD3 manager */
300 	if (da->manager_count > 3) {
301 		v = omap_hwmod_read(oh, DISPC_CONTROL3);
302 		v &= ~LCD_EN_MASK;
303 		omap_hwmod_write(v, oh, DISPC_CONTROL3);
304 	}
305 
306 	i = 0;
307 	while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
308 	       irq_mask) {
309 		i++;
310 		if (i > FRAMEDONE_IRQ_TIMEOUT) {
311 			pr_err("didn't get FRAMEDONE1/2/3 or TV interrupt\n");
312 			break;
313 		}
314 		mdelay(1);
315 	}
316 }
317 
318 int omap_dss_reset(struct omap_hwmod *oh)
319 {
320 	struct omap_hwmod_opt_clk *oc;
321 	int c = 0;
322 	int i, r;
323 
324 	if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
325 		pr_err("dss_core: hwmod data doesn't contain reset data\n");
326 		return -EINVAL;
327 	}
328 
329 	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
330 		if (oc->_clk)
331 			clk_prepare_enable(oc->_clk);
332 
333 	dispc_disable_outputs();
334 
335 	/* clear SDI registers */
336 	if (cpu_is_omap3430()) {
337 		omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
338 		omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
339 	}
340 
341 	/*
342 	 * clear DSS_CONTROL register to switch DSS clock sources to
343 	 * PRCM clock, if any
344 	 */
345 	omap_hwmod_write(0x0, oh, DSS_CONTROL);
346 
347 	omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
348 				& SYSS_RESETDONE_MASK),
349 			MAX_MODULE_SOFTRESET_WAIT, c);
350 
351 	if (c == MAX_MODULE_SOFTRESET_WAIT)
352 		pr_warn("dss_core: waiting for reset to finish failed\n");
353 	else
354 		pr_debug("dss_core: softreset done\n");
355 
356 	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
357 		if (oc->_clk)
358 			clk_disable_unprepare(oc->_clk);
359 
360 	r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
361 
362 	return r;
363 }
364 
365 static const char * const omapdss_compat_names[] __initconst = {
366 	"ti,omap2-dss",
367 	"ti,omap3-dss",
368 	"ti,omap4-dss",
369 	"ti,omap5-dss",
370 	"ti,dra7-dss",
371 };
372 
373 static struct device_node * __init omapdss_find_dss_of_node(void)
374 {
375 	struct device_node *node;
376 	int i;
377 
378 	for (i = 0; i < ARRAY_SIZE(omapdss_compat_names); ++i) {
379 		node = of_find_compatible_node(NULL, NULL,
380 			omapdss_compat_names[i]);
381 		if (node)
382 			return node;
383 	}
384 
385 	return NULL;
386 }
387 
388 static int __init omapdss_init_of(void)
389 {
390 	int r;
391 	struct device_node *node;
392 	struct platform_device *pdev;
393 
394 	/* only create dss helper devices if dss is enabled in the .dts */
395 
396 	node = omapdss_find_dss_of_node();
397 	if (!node)
398 		return 0;
399 
400 	if (!of_device_is_available(node))
401 		return 0;
402 
403 	pdev = of_find_device_by_node(node);
404 
405 	if (!pdev) {
406 		pr_err("Unable to find DSS platform device\n");
407 		return -ENODEV;
408 	}
409 
410 	r = of_platform_populate(node, NULL, NULL, &pdev->dev);
411 	if (r) {
412 		pr_err("Unable to populate DSS submodule devices\n");
413 		return r;
414 	}
415 
416 	return omapdss_init_fbdev();
417 }
418 omap_device_initcall(omapdss_init_of);
419