xref: /openbmc/linux/arch/arm/mach-milbeaut/platsmp.c (revision 9a8f3203)
19fb29c73SSugaya Taichi // SPDX-License-Identifier: GPL-2.0
29fb29c73SSugaya Taichi /*
39fb29c73SSugaya Taichi  * Copyright:	(C) 2018 Socionext Inc.
49fb29c73SSugaya Taichi  * Copyright:	(C) 2015 Linaro Ltd.
59fb29c73SSugaya Taichi  */
69fb29c73SSugaya Taichi 
79fb29c73SSugaya Taichi #include <linux/cpu_pm.h>
89fb29c73SSugaya Taichi #include <linux/irqchip/arm-gic.h>
99fb29c73SSugaya Taichi #include <linux/of_address.h>
109fb29c73SSugaya Taichi #include <linux/suspend.h>
119fb29c73SSugaya Taichi 
129fb29c73SSugaya Taichi #include <asm/cacheflush.h>
139fb29c73SSugaya Taichi #include <asm/cp15.h>
149fb29c73SSugaya Taichi #include <asm/idmap.h>
159fb29c73SSugaya Taichi #include <asm/smp_plat.h>
169fb29c73SSugaya Taichi #include <asm/suspend.h>
179fb29c73SSugaya Taichi 
189fb29c73SSugaya Taichi #define M10V_MAX_CPU	4
199fb29c73SSugaya Taichi #define KERNEL_UNBOOT_FLAG	0x12345678
209fb29c73SSugaya Taichi 
219fb29c73SSugaya Taichi static void __iomem *m10v_smp_base;
229fb29c73SSugaya Taichi 
m10v_boot_secondary(unsigned int l_cpu,struct task_struct * idle)239fb29c73SSugaya Taichi static int m10v_boot_secondary(unsigned int l_cpu, struct task_struct *idle)
249fb29c73SSugaya Taichi {
259fb29c73SSugaya Taichi 	unsigned int mpidr, cpu, cluster;
269fb29c73SSugaya Taichi 
279fb29c73SSugaya Taichi 	if (!m10v_smp_base)
289fb29c73SSugaya Taichi 		return -ENXIO;
299fb29c73SSugaya Taichi 
309fb29c73SSugaya Taichi 	mpidr = cpu_logical_map(l_cpu);
319fb29c73SSugaya Taichi 	cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
329fb29c73SSugaya Taichi 	cluster = MPIDR_AFFINITY_LEVEL(mpidr, 1);
339fb29c73SSugaya Taichi 
349fb29c73SSugaya Taichi 	if (cpu >= M10V_MAX_CPU)
359fb29c73SSugaya Taichi 		return -EINVAL;
369fb29c73SSugaya Taichi 
379fb29c73SSugaya Taichi 	pr_info("%s: cpu %u l_cpu %u cluster %u\n",
389fb29c73SSugaya Taichi 			__func__, cpu, l_cpu, cluster);
399fb29c73SSugaya Taichi 
409fb29c73SSugaya Taichi 	writel(__pa_symbol(secondary_startup), m10v_smp_base + cpu * 4);
419fb29c73SSugaya Taichi 	arch_send_wakeup_ipi_mask(cpumask_of(l_cpu));
429fb29c73SSugaya Taichi 
439fb29c73SSugaya Taichi 	return 0;
449fb29c73SSugaya Taichi }
459fb29c73SSugaya Taichi 
m10v_smp_init(unsigned int max_cpus)469fb29c73SSugaya Taichi static void m10v_smp_init(unsigned int max_cpus)
479fb29c73SSugaya Taichi {
489fb29c73SSugaya Taichi 	unsigned int mpidr, cpu, cluster;
499fb29c73SSugaya Taichi 	struct device_node *np;
509fb29c73SSugaya Taichi 
519fb29c73SSugaya Taichi 	np = of_find_compatible_node(NULL, NULL, "socionext,milbeaut-smp-sram");
529fb29c73SSugaya Taichi 	if (!np)
539fb29c73SSugaya Taichi 		return;
549fb29c73SSugaya Taichi 
559fb29c73SSugaya Taichi 	m10v_smp_base = of_iomap(np, 0);
569fb29c73SSugaya Taichi 	if (!m10v_smp_base)
579fb29c73SSugaya Taichi 		return;
589fb29c73SSugaya Taichi 
599fb29c73SSugaya Taichi 	mpidr = read_cpuid_mpidr();
609fb29c73SSugaya Taichi 	cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
619fb29c73SSugaya Taichi 	cluster = MPIDR_AFFINITY_LEVEL(mpidr, 1);
629fb29c73SSugaya Taichi 	pr_info("MCPM boot on cpu_%u cluster_%u\n", cpu, cluster);
639fb29c73SSugaya Taichi 
649fb29c73SSugaya Taichi 	for (cpu = 0; cpu < M10V_MAX_CPU; cpu++)
659fb29c73SSugaya Taichi 		writel(KERNEL_UNBOOT_FLAG, m10v_smp_base + cpu * 4);
669fb29c73SSugaya Taichi }
679fb29c73SSugaya Taichi 
689a8f3203SArnd Bergmann #ifdef CONFIG_HOTPLUG_CPU
m10v_cpu_die(unsigned int l_cpu)699fb29c73SSugaya Taichi static void m10v_cpu_die(unsigned int l_cpu)
709fb29c73SSugaya Taichi {
719fb29c73SSugaya Taichi 	gic_cpu_if_down(0);
729fb29c73SSugaya Taichi 	v7_exit_coherency_flush(louis);
739fb29c73SSugaya Taichi 	wfi();
749fb29c73SSugaya Taichi }
759fb29c73SSugaya Taichi 
m10v_cpu_kill(unsigned int l_cpu)769fb29c73SSugaya Taichi static int m10v_cpu_kill(unsigned int l_cpu)
779fb29c73SSugaya Taichi {
789fb29c73SSugaya Taichi 	unsigned int mpidr, cpu;
799fb29c73SSugaya Taichi 
809fb29c73SSugaya Taichi 	mpidr = cpu_logical_map(l_cpu);
819fb29c73SSugaya Taichi 	cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
829fb29c73SSugaya Taichi 
839fb29c73SSugaya Taichi 	writel(KERNEL_UNBOOT_FLAG, m10v_smp_base + cpu * 4);
849fb29c73SSugaya Taichi 
859fb29c73SSugaya Taichi 	return 1;
869fb29c73SSugaya Taichi }
879a8f3203SArnd Bergmann #endif
889fb29c73SSugaya Taichi 
899fb29c73SSugaya Taichi static struct smp_operations m10v_smp_ops __initdata = {
909fb29c73SSugaya Taichi 	.smp_prepare_cpus	= m10v_smp_init,
919fb29c73SSugaya Taichi 	.smp_boot_secondary	= m10v_boot_secondary,
929a8f3203SArnd Bergmann #ifdef CONFIG_HOTPLUG_CPU
939fb29c73SSugaya Taichi 	.cpu_die		= m10v_cpu_die,
949fb29c73SSugaya Taichi 	.cpu_kill		= m10v_cpu_kill,
959a8f3203SArnd Bergmann #endif
969fb29c73SSugaya Taichi };
979fb29c73SSugaya Taichi CPU_METHOD_OF_DECLARE(m10v_smp, "socionext,milbeaut-m10v-smp", &m10v_smp_ops);
989fb29c73SSugaya Taichi 
m10v_pm_valid(suspend_state_t state)999fb29c73SSugaya Taichi static int m10v_pm_valid(suspend_state_t state)
1009fb29c73SSugaya Taichi {
1019fb29c73SSugaya Taichi 	return (state == PM_SUSPEND_STANDBY) || (state == PM_SUSPEND_MEM);
1029fb29c73SSugaya Taichi }
1039fb29c73SSugaya Taichi 
1049fb29c73SSugaya Taichi typedef void (*phys_reset_t)(unsigned long);
1059fb29c73SSugaya Taichi static phys_reset_t phys_reset;
1069fb29c73SSugaya Taichi 
m10v_die(unsigned long arg)1079fb29c73SSugaya Taichi static int m10v_die(unsigned long arg)
1089fb29c73SSugaya Taichi {
1099fb29c73SSugaya Taichi 	setup_mm_for_reboot();
1109fb29c73SSugaya Taichi 	asm("wfi");
1119fb29c73SSugaya Taichi 	/* Boot just like a secondary */
1129fb29c73SSugaya Taichi 	phys_reset = (phys_reset_t)(unsigned long)virt_to_phys(cpu_reset);
1139fb29c73SSugaya Taichi 	phys_reset(virt_to_phys(cpu_resume));
1149fb29c73SSugaya Taichi 
1159fb29c73SSugaya Taichi 	return 0;
1169fb29c73SSugaya Taichi }
1179fb29c73SSugaya Taichi 
m10v_pm_enter(suspend_state_t state)1189fb29c73SSugaya Taichi static int m10v_pm_enter(suspend_state_t state)
1199fb29c73SSugaya Taichi {
1209fb29c73SSugaya Taichi 	switch (state) {
1219fb29c73SSugaya Taichi 	case PM_SUSPEND_STANDBY:
1229fb29c73SSugaya Taichi 		asm("wfi");
1239fb29c73SSugaya Taichi 		break;
1249fb29c73SSugaya Taichi 	case PM_SUSPEND_MEM:
1259fb29c73SSugaya Taichi 		cpu_pm_enter();
1269fb29c73SSugaya Taichi 		cpu_suspend(0, m10v_die);
1279fb29c73SSugaya Taichi 		cpu_pm_exit();
1289fb29c73SSugaya Taichi 		break;
1299fb29c73SSugaya Taichi 	}
1309fb29c73SSugaya Taichi 	return 0;
1319fb29c73SSugaya Taichi }
1329fb29c73SSugaya Taichi 
1339fb29c73SSugaya Taichi static const struct platform_suspend_ops m10v_pm_ops = {
1349fb29c73SSugaya Taichi 	.valid		= m10v_pm_valid,
1359fb29c73SSugaya Taichi 	.enter		= m10v_pm_enter,
1369fb29c73SSugaya Taichi };
1379fb29c73SSugaya Taichi 
1389fb29c73SSugaya Taichi struct clk *m10v_clclk_register(struct device *cpu_dev);
1399fb29c73SSugaya Taichi 
m10v_pm_init(void)1409fb29c73SSugaya Taichi static int __init m10v_pm_init(void)
1419fb29c73SSugaya Taichi {
1429fb29c73SSugaya Taichi 	if (of_machine_is_compatible("socionext,milbeaut-evb"))
1439fb29c73SSugaya Taichi 		suspend_set_ops(&m10v_pm_ops);
1449fb29c73SSugaya Taichi 
1459fb29c73SSugaya Taichi 	return 0;
1469fb29c73SSugaya Taichi }
1479fb29c73SSugaya Taichi late_initcall(m10v_pm_init);
148