1 /* 2 * Copyright 2004-2014 Freescale Semiconductor, Inc. All Rights Reserved. 3 */ 4 5 /* 6 * This program is free software; you can redistribute it and/or modify 7 * it under the terms of the GNU General Public License version 2 as 8 * published by the Free Software Foundation. 9 */ 10 11 #ifndef __ASM_ARCH_MXC_COMMON_H__ 12 #define __ASM_ARCH_MXC_COMMON_H__ 13 14 #include <linux/reboot.h> 15 16 struct irq_data; 17 struct platform_device; 18 struct pt_regs; 19 struct clk; 20 struct device_node; 21 enum mxc_cpu_pwr_mode; 22 struct of_device_id; 23 24 void mx1_map_io(void); 25 void mx21_map_io(void); 26 void mx25_map_io(void); 27 void mx27_map_io(void); 28 void mx31_map_io(void); 29 void mx35_map_io(void); 30 void imx1_init_early(void); 31 void imx21_init_early(void); 32 void imx25_init_early(void); 33 void imx27_init_early(void); 34 void imx31_init_early(void); 35 void imx35_init_early(void); 36 void mxc_init_irq(void __iomem *); 37 void tzic_init_irq(void); 38 void mx1_init_irq(void); 39 void mx21_init_irq(void); 40 void mx25_init_irq(void); 41 void mx27_init_irq(void); 42 void mx31_init_irq(void); 43 void mx35_init_irq(void); 44 void imx1_soc_init(void); 45 void imx21_soc_init(void); 46 void imx25_soc_init(void); 47 void imx27_soc_init(void); 48 void imx31_soc_init(void); 49 void imx35_soc_init(void); 50 void epit_timer_init(void __iomem *base, int irq); 51 void mxc_timer_init(void __iomem *, int); 52 void mxc_timer_init_dt(struct device_node *); 53 int mx1_clocks_init(unsigned long fref); 54 int mx21_clocks_init(unsigned long lref, unsigned long fref); 55 int mx25_clocks_init(void); 56 int mx27_clocks_init(unsigned long fref); 57 int mx31_clocks_init(unsigned long fref); 58 int mx35_clocks_init(void); 59 int mx31_clocks_init_dt(void); 60 struct platform_device *mxc_register_gpio(char *name, int id, 61 resource_size_t iobase, resource_size_t iosize, int irq, int irq_high); 62 void mxc_set_cpu_type(unsigned int type); 63 void mxc_restart(enum reboot_mode, const char *); 64 void mxc_arch_reset_init(void __iomem *); 65 void mxc_arch_reset_init_dt(void); 66 int mx51_revision(void); 67 int mx53_revision(void); 68 void imx_set_aips(void __iomem *); 69 void imx_aips_allow_unprivileged_access(const char *compat); 70 int mxc_device_init(void); 71 void imx_set_soc_revision(unsigned int rev); 72 unsigned int imx_get_soc_revision(void); 73 void imx_init_revision_from_anatop(void); 74 struct device *imx_soc_device_init(void); 75 76 enum mxc_cpu_pwr_mode { 77 WAIT_CLOCKED, /* wfi only */ 78 WAIT_UNCLOCKED, /* WAIT */ 79 WAIT_UNCLOCKED_POWER_OFF, /* WAIT + SRPG */ 80 STOP_POWER_ON, /* just STOP */ 81 STOP_POWER_OFF, /* STOP + SRPG */ 82 }; 83 84 enum mx3_cpu_pwr_mode { 85 MX3_RUN, 86 MX3_WAIT, 87 MX3_DOZE, 88 MX3_SLEEP, 89 }; 90 91 void mx3_cpu_lp_set(enum mx3_cpu_pwr_mode mode); 92 void imx_print_silicon_rev(const char *cpu, int srev); 93 94 void imx_enable_cpu(int cpu, bool enable); 95 void imx_set_cpu_jump(int cpu, void *jump_addr); 96 u32 imx_get_cpu_arg(int cpu); 97 void imx_set_cpu_arg(int cpu, u32 arg); 98 #ifdef CONFIG_SMP 99 void v7_secondary_startup(void); 100 void imx_scu_map_io(void); 101 void imx_smp_prepare(void); 102 void imx_scu_standby_enable(void); 103 #else 104 static inline void imx_scu_map_io(void) {} 105 static inline void imx_smp_prepare(void) {} 106 static inline void imx_scu_standby_enable(void) {} 107 #endif 108 void imx_src_init(void); 109 void imx_gpc_init(void); 110 void imx_gpc_pre_suspend(bool arm_power_off); 111 void imx_gpc_post_resume(void); 112 void imx_gpc_mask_all(void); 113 void imx_gpc_restore_all(void); 114 void imx_gpc_irq_mask(struct irq_data *d); 115 void imx_gpc_irq_unmask(struct irq_data *d); 116 void imx_anatop_init(void); 117 void imx_anatop_pre_suspend(void); 118 void imx_anatop_post_resume(void); 119 int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode); 120 void imx6q_set_int_mem_clk_lpm(bool enable); 121 void imx6sl_set_wait_clk(bool enter); 122 123 void imx_cpu_die(unsigned int cpu); 124 int imx_cpu_kill(unsigned int cpu); 125 126 #ifdef CONFIG_SUSPEND 127 void v7_cpu_resume(void); 128 void imx6_suspend(void __iomem *ocram_vbase); 129 #else 130 static inline void v7_cpu_resume(void) {} 131 static inline void imx6_suspend(void __iomem *ocram_vbase) {} 132 #endif 133 134 void imx6q_pm_init(void); 135 void imx6dl_pm_init(void); 136 void imx6sl_pm_init(void); 137 void imx6sx_pm_init(void); 138 void imx6q_pm_set_ccm_base(void __iomem *base); 139 140 #ifdef CONFIG_PM 141 void imx51_pm_init(void); 142 void imx53_pm_init(void); 143 void imx5_pm_set_ccm_base(void __iomem *base); 144 #else 145 static inline void imx51_pm_init(void) {} 146 static inline void imx53_pm_init(void) {} 147 static inline void imx5_pm_set_ccm_base(void __iomem *base) {} 148 #endif 149 150 #ifdef CONFIG_NEON 151 int mx51_neon_fixup(void); 152 #else 153 static inline int mx51_neon_fixup(void) { return 0; } 154 #endif 155 156 #ifdef CONFIG_CACHE_L2X0 157 void imx_init_l2cache(void); 158 #else 159 static inline void imx_init_l2cache(void) {} 160 #endif 161 162 extern struct smp_operations imx_smp_ops; 163 164 #endif 165