1 /* 2 * Copyright 2004-2014 Freescale Semiconductor, Inc. All Rights Reserved. 3 */ 4 5 /* 6 * This program is free software; you can redistribute it and/or modify 7 * it under the terms of the GNU General Public License version 2 as 8 * published by the Free Software Foundation. 9 */ 10 11 #ifndef __ASM_ARCH_MXC_COMMON_H__ 12 #define __ASM_ARCH_MXC_COMMON_H__ 13 14 #include <linux/reboot.h> 15 16 struct irq_data; 17 struct platform_device; 18 struct pt_regs; 19 struct clk; 20 struct device_node; 21 enum mxc_cpu_pwr_mode; 22 struct of_device_id; 23 24 void mx1_map_io(void); 25 void mx21_map_io(void); 26 void mx27_map_io(void); 27 void mx31_map_io(void); 28 void mx35_map_io(void); 29 void imx1_init_early(void); 30 void imx21_init_early(void); 31 void imx27_init_early(void); 32 void imx31_init_early(void); 33 void imx35_init_early(void); 34 void mxc_init_irq(void __iomem *); 35 void tzic_init_irq(void); 36 void mx1_init_irq(void); 37 void mx21_init_irq(void); 38 void mx27_init_irq(void); 39 void mx31_init_irq(void); 40 void mx35_init_irq(void); 41 void imx1_soc_init(void); 42 void imx21_soc_init(void); 43 void imx27_soc_init(void); 44 void imx31_soc_init(void); 45 void imx35_soc_init(void); 46 void epit_timer_init(void __iomem *base, int irq); 47 int mx1_clocks_init(unsigned long fref); 48 int mx21_clocks_init(unsigned long lref, unsigned long fref); 49 int mx27_clocks_init(unsigned long fref); 50 int mx31_clocks_init(unsigned long fref); 51 int mx35_clocks_init(void); 52 int mx31_clocks_init_dt(void); 53 struct platform_device *mxc_register_gpio(char *name, int id, 54 resource_size_t iobase, resource_size_t iosize, int irq, int irq_high); 55 void mxc_set_cpu_type(unsigned int type); 56 void mxc_restart(enum reboot_mode, const char *); 57 void mxc_arch_reset_init(void __iomem *); 58 void imx_set_aips(void __iomem *); 59 void imx_aips_allow_unprivileged_access(const char *compat); 60 int mxc_device_init(void); 61 void imx_set_soc_revision(unsigned int rev); 62 void imx_init_revision_from_anatop(void); 63 struct device *imx_soc_device_init(void); 64 void imx6_enable_rbc(bool enable); 65 void imx_gpc_check_dt(void); 66 void imx_gpc_set_arm_power_in_lpm(bool power_off); 67 void imx_gpc_set_arm_power_up_timing(u32 sw2iso, u32 sw); 68 void imx_gpc_set_arm_power_down_timing(u32 sw2iso, u32 sw); 69 void imx25_pm_init(void); 70 71 enum mxc_cpu_pwr_mode { 72 WAIT_CLOCKED, /* wfi only */ 73 WAIT_UNCLOCKED, /* WAIT */ 74 WAIT_UNCLOCKED_POWER_OFF, /* WAIT + SRPG */ 75 STOP_POWER_ON, /* just STOP */ 76 STOP_POWER_OFF, /* STOP + SRPG */ 77 }; 78 79 enum mx3_cpu_pwr_mode { 80 MX3_RUN, 81 MX3_WAIT, 82 MX3_DOZE, 83 MX3_SLEEP, 84 }; 85 86 void mx3_cpu_lp_set(enum mx3_cpu_pwr_mode mode); 87 88 void imx_enable_cpu(int cpu, bool enable); 89 void imx_set_cpu_jump(int cpu, void *jump_addr); 90 u32 imx_get_cpu_arg(int cpu); 91 void imx_set_cpu_arg(int cpu, u32 arg); 92 #ifdef CONFIG_SMP 93 void v7_secondary_startup(void); 94 void imx_scu_map_io(void); 95 void imx_smp_prepare(void); 96 #else 97 static inline void imx_scu_map_io(void) {} 98 static inline void imx_smp_prepare(void) {} 99 #endif 100 void imx_src_init(void); 101 void imx_gpc_pre_suspend(bool arm_power_off); 102 void imx_gpc_post_resume(void); 103 void imx_gpc_mask_all(void); 104 void imx_gpc_restore_all(void); 105 void imx_gpc_hwirq_mask(unsigned int hwirq); 106 void imx_gpc_hwirq_unmask(unsigned int hwirq); 107 void imx_anatop_init(void); 108 void imx_anatop_pre_suspend(void); 109 void imx_anatop_post_resume(void); 110 int imx6_set_lpm(enum mxc_cpu_pwr_mode mode); 111 void imx6q_set_int_mem_clk_lpm(bool enable); 112 void imx6sl_set_wait_clk(bool enter); 113 int imx_mmdc_get_ddr_type(void); 114 115 void imx_cpu_die(unsigned int cpu); 116 int imx_cpu_kill(unsigned int cpu); 117 118 #ifdef CONFIG_SUSPEND 119 void v7_cpu_resume(void); 120 void imx53_suspend(void __iomem *ocram_vbase); 121 extern const u32 imx53_suspend_sz; 122 void imx6_suspend(void __iomem *ocram_vbase); 123 #else 124 static inline void v7_cpu_resume(void) {} 125 static inline void imx53_suspend(void __iomem *ocram_vbase) {} 126 static const u32 imx53_suspend_sz; 127 static inline void imx6_suspend(void __iomem *ocram_vbase) {} 128 #endif 129 130 void imx6_pm_ccm_init(const char *ccm_compat); 131 void imx6q_pm_init(void); 132 void imx6dl_pm_init(void); 133 void imx6sl_pm_init(void); 134 void imx6sx_pm_init(void); 135 void imx6ul_pm_init(void); 136 137 #ifdef CONFIG_PM 138 void imx51_pm_init(void); 139 void imx53_pm_init(void); 140 #else 141 static inline void imx51_pm_init(void) {} 142 static inline void imx53_pm_init(void) {} 143 #endif 144 145 #ifdef CONFIG_NEON 146 int mx51_neon_fixup(void); 147 #else 148 static inline int mx51_neon_fixup(void) { return 0; } 149 #endif 150 151 #ifdef CONFIG_CACHE_L2X0 152 void imx_init_l2cache(void); 153 #else 154 static inline void imx_init_l2cache(void) {} 155 #endif 156 157 extern const struct smp_operations imx_smp_ops; 158 extern const struct smp_operations ls1021a_smp_ops; 159 160 #endif 161