xref: /openbmc/linux/arch/arm/mach-exynos/pm.c (revision d3af6976)
1c9347101SJongpill Lee /*
2c9347101SJongpill Lee  * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
383014579SKukjin Kim  *		http://www.samsung.com
483014579SKukjin Kim  *
5c9347101SJongpill Lee  * EXYNOS - Power Management support
683014579SKukjin Kim  *
783014579SKukjin Kim  * Based on arch/arm/mach-s3c2410/pm.c
883014579SKukjin Kim  * Copyright (c) 2006 Simtec Electronics
983014579SKukjin Kim  *	Ben Dooks <ben@simtec.co.uk>
1083014579SKukjin Kim  *
1183014579SKukjin Kim  * This program is free software; you can redistribute it and/or modify
1283014579SKukjin Kim  * it under the terms of the GNU General Public License version 2 as
1383014579SKukjin Kim  * published by the Free Software Foundation.
1483014579SKukjin Kim */
1583014579SKukjin Kim 
1683014579SKukjin Kim #include <linux/init.h>
1783014579SKukjin Kim #include <linux/suspend.h>
1883014579SKukjin Kim #include <linux/syscore_ops.h>
1983014579SKukjin Kim #include <linux/io.h>
20dd8ac696STomasz Figa #include <linux/irqchip/arm-gic.h>
2183014579SKukjin Kim #include <linux/err.h>
2283014579SKukjin Kim #include <linux/clk.h>
2383014579SKukjin Kim 
2483014579SKukjin Kim #include <asm/cacheflush.h>
2583014579SKukjin Kim #include <asm/hardware/cache-l2x0.h>
2663b870f1SShawn Guo #include <asm/smp_scu.h>
27d710aa31STomasz Figa #include <asm/suspend.h>
2883014579SKukjin Kim 
2983014579SKukjin Kim #include <plat/cpu.h>
30d710aa31STomasz Figa #include <plat/pm-common.h>
3183014579SKukjin Kim #include <plat/pll.h>
3283014579SKukjin Kim #include <plat/regs-srom.h>
3383014579SKukjin Kim 
349c9239afSKukjin Kim #include <mach/map.h>
35ccd458c1SKukjin Kim 
36ccd458c1SKukjin Kim #include "common.h"
3765c9a853SKukjin Kim #include "regs-pmu.h"
3883014579SKukjin Kim 
39dd8ac696STomasz Figa /**
40dd8ac696STomasz Figa  * struct exynos_wkup_irq - Exynos GIC to PMU IRQ mapping
41dd8ac696STomasz Figa  * @hwirq: Hardware IRQ signal of the GIC
42dd8ac696STomasz Figa  * @mask: Mask in PMU wake-up mask register
43dd8ac696STomasz Figa  */
44dd8ac696STomasz Figa struct exynos_wkup_irq {
45dd8ac696STomasz Figa 	unsigned int hwirq;
46dd8ac696STomasz Figa 	u32 mask;
47dd8ac696STomasz Figa };
48dd8ac696STomasz Figa 
4986ffb0e8SAbhilash Kesavan static struct sleep_save exynos5_sys_save[] = {
5086ffb0e8SAbhilash Kesavan 	SAVE_ITEM(EXYNOS5_SYS_I2C_CFG),
5186ffb0e8SAbhilash Kesavan };
5286ffb0e8SAbhilash Kesavan 
53c9347101SJongpill Lee static struct sleep_save exynos_core_save[] = {
5483014579SKukjin Kim 	/* SROM side */
5583014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BW),
5683014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BC0),
5783014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BC1),
5883014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BC2),
5983014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BC3),
6083014579SKukjin Kim };
6183014579SKukjin Kim 
62dd8ac696STomasz Figa /*
63dd8ac696STomasz Figa  * GIC wake-up support
64dd8ac696STomasz Figa  */
65dd8ac696STomasz Figa 
66d710aa31STomasz Figa static u32 exynos_irqwake_intmask = 0xffffffff;
6783014579SKukjin Kim 
68dd8ac696STomasz Figa static const struct exynos_wkup_irq exynos4_wkup_irq[] = {
69dd8ac696STomasz Figa 	{ 76, BIT(1) }, /* RTC alarm */
70dd8ac696STomasz Figa 	{ 77, BIT(2) }, /* RTC tick */
71dd8ac696STomasz Figa 	{ /* sentinel */ },
72dd8ac696STomasz Figa };
73dd8ac696STomasz Figa 
74dd8ac696STomasz Figa static const struct exynos_wkup_irq exynos5250_wkup_irq[] = {
75dd8ac696STomasz Figa 	{ 75, BIT(1) }, /* RTC alarm */
76dd8ac696STomasz Figa 	{ 76, BIT(2) }, /* RTC tick */
77dd8ac696STomasz Figa 	{ /* sentinel */ },
78dd8ac696STomasz Figa };
79dd8ac696STomasz Figa 
80dd8ac696STomasz Figa static int exynos_irq_set_wake(struct irq_data *data, unsigned int state)
81dd8ac696STomasz Figa {
82dd8ac696STomasz Figa 	const struct exynos_wkup_irq *wkup_irq;
83dd8ac696STomasz Figa 
84dd8ac696STomasz Figa 	if (soc_is_exynos5250())
85dd8ac696STomasz Figa 		wkup_irq = exynos5250_wkup_irq;
86dd8ac696STomasz Figa 	else
87dd8ac696STomasz Figa 		wkup_irq = exynos4_wkup_irq;
88dd8ac696STomasz Figa 
89dd8ac696STomasz Figa 	while (wkup_irq->mask) {
90dd8ac696STomasz Figa 		if (wkup_irq->hwirq == data->hwirq) {
91dd8ac696STomasz Figa 			if (!state)
92dd8ac696STomasz Figa 				exynos_irqwake_intmask |= wkup_irq->mask;
93dd8ac696STomasz Figa 			else
94dd8ac696STomasz Figa 				exynos_irqwake_intmask &= ~wkup_irq->mask;
95dd8ac696STomasz Figa 			return 0;
96dd8ac696STomasz Figa 		}
97dd8ac696STomasz Figa 		++wkup_irq;
98dd8ac696STomasz Figa 	}
99dd8ac696STomasz Figa 
100dd8ac696STomasz Figa 	return -ENOENT;
101dd8ac696STomasz Figa }
102dd8ac696STomasz Figa 
103d3af6976SLeela Krishna Amudala /**
104d3af6976SLeela Krishna Amudala  * exynos_core_power_down : power down the specified cpu
105d3af6976SLeela Krishna Amudala  * @cpu : the cpu to power down
106d3af6976SLeela Krishna Amudala  *
107d3af6976SLeela Krishna Amudala  * Power down the specified cpu. The sequence must be finished by a
108d3af6976SLeela Krishna Amudala  * call to cpu_do_idle()
109d3af6976SLeela Krishna Amudala  *
110d3af6976SLeela Krishna Amudala  */
111d3af6976SLeela Krishna Amudala void exynos_cpu_power_down(int cpu)
112d3af6976SLeela Krishna Amudala {
113d3af6976SLeela Krishna Amudala 	__raw_writel(0, EXYNOS_ARM_CORE_CONFIGURATION(cpu));
114d3af6976SLeela Krishna Amudala }
115d3af6976SLeela Krishna Amudala 
116d3af6976SLeela Krishna Amudala /**
117d3af6976SLeela Krishna Amudala  * exynos_cpu_power_up : power up the specified cpu
118d3af6976SLeela Krishna Amudala  * @cpu : the cpu to power up
119d3af6976SLeela Krishna Amudala  *
120d3af6976SLeela Krishna Amudala  * Power up the specified cpu
121d3af6976SLeela Krishna Amudala  */
122d3af6976SLeela Krishna Amudala void exynos_cpu_power_up(int cpu)
123d3af6976SLeela Krishna Amudala {
124d3af6976SLeela Krishna Amudala 	__raw_writel(S5P_CORE_LOCAL_PWR_EN,
125d3af6976SLeela Krishna Amudala 		     EXYNOS_ARM_CORE_CONFIGURATION(cpu));
126d3af6976SLeela Krishna Amudala }
127d3af6976SLeela Krishna Amudala 
128d3af6976SLeela Krishna Amudala /**
129d3af6976SLeela Krishna Amudala  * exynos_cpu_power_state : returns the power state of the cpu
130d3af6976SLeela Krishna Amudala  * @cpu : the cpu to retrieve the power state from
131d3af6976SLeela Krishna Amudala  *
132d3af6976SLeela Krishna Amudala  */
133d3af6976SLeela Krishna Amudala int exynos_cpu_power_state(int cpu)
134d3af6976SLeela Krishna Amudala {
135d3af6976SLeela Krishna Amudala 	return (__raw_readl(EXYNOS_ARM_CORE_STATUS(cpu)) &
136d3af6976SLeela Krishna Amudala 			S5P_CORE_LOCAL_PWR_EN);
137d3af6976SLeela Krishna Amudala }
138d3af6976SLeela Krishna Amudala 
13983014579SKukjin Kim /* For Cortex-A9 Diagnostic and Power control register */
14083014579SKukjin Kim static unsigned int save_arm_register[2];
14183014579SKukjin Kim 
142c9347101SJongpill Lee static int exynos_cpu_suspend(unsigned long arg)
14383014579SKukjin Kim {
14460e49ca6SJongpill Lee #ifdef CONFIG_CACHE_L2X0
14583014579SKukjin Kim 	outer_flush_all();
14660e49ca6SJongpill Lee #endif
14783014579SKukjin Kim 
148573e5bbeSAbhilash Kesavan 	if (soc_is_exynos5250())
149573e5bbeSAbhilash Kesavan 		flush_cache_all();
150573e5bbeSAbhilash Kesavan 
15183014579SKukjin Kim 	/* issue the standby signal into the pm unit. */
15283014579SKukjin Kim 	cpu_do_idle();
15383014579SKukjin Kim 
154d3fcacf5SAbhilash Kesavan 	pr_info("Failed to suspend the system\n");
155d3fcacf5SAbhilash Kesavan 	return 1; /* Aborting suspend */
15683014579SKukjin Kim }
15783014579SKukjin Kim 
158c9347101SJongpill Lee static void exynos_pm_prepare(void)
15983014579SKukjin Kim {
16060e49ca6SJongpill Lee 	unsigned int tmp;
16183014579SKukjin Kim 
162d710aa31STomasz Figa 	/* Set wake-up mask registers */
163d710aa31STomasz Figa 	__raw_writel(exynos_get_eint_wake_mask(), S5P_EINT_WAKEUP_MASK);
164d710aa31STomasz Figa 	__raw_writel(exynos_irqwake_intmask & ~(1 << 31), S5P_WAKEUP_MASK);
165d710aa31STomasz Figa 
166c9347101SJongpill Lee 	s3c_pm_do_save(exynos_core_save, ARRAY_SIZE(exynos_core_save));
16760e49ca6SJongpill Lee 
168e11d919eSTomasz Figa 	if (soc_is_exynos5250()) {
16986ffb0e8SAbhilash Kesavan 		s3c_pm_do_save(exynos5_sys_save, ARRAY_SIZE(exynos5_sys_save));
17060e49ca6SJongpill Lee 		/* Disable USE_RETENTION of JPEG_MEM_OPTION */
17160e49ca6SJongpill Lee 		tmp = __raw_readl(EXYNOS5_JPEG_MEM_OPTION);
17260e49ca6SJongpill Lee 		tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
17360e49ca6SJongpill Lee 		__raw_writel(tmp, EXYNOS5_JPEG_MEM_OPTION);
17460e49ca6SJongpill Lee 	}
17583014579SKukjin Kim 
17683014579SKukjin Kim 	/* Set value of power down register for sleep mode */
17783014579SKukjin Kim 
1787d44d2baSJongpill Lee 	exynos_sys_powerdown_conf(SYS_SLEEP);
17983014579SKukjin Kim 	__raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
18083014579SKukjin Kim 
18183014579SKukjin Kim 	/* ensure at least INFORM0 has the resume address */
18283014579SKukjin Kim 
183d710aa31STomasz Figa 	__raw_writel(virt_to_phys(exynos_cpu_resume), S5P_INFORM0);
18483014579SKukjin Kim }
18583014579SKukjin Kim 
186c9347101SJongpill Lee static int exynos_pm_suspend(void)
18783014579SKukjin Kim {
18883014579SKukjin Kim 	unsigned long tmp;
18983014579SKukjin Kim 
19083014579SKukjin Kim 	/* Setting Central Sequence Register for power down mode */
19183014579SKukjin Kim 
19283014579SKukjin Kim 	tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
19383014579SKukjin Kim 	tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
19483014579SKukjin Kim 	__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
19583014579SKukjin Kim 
19660e49ca6SJongpill Lee 	/* Setting SEQ_OPTION register */
19783014579SKukjin Kim 
19860e49ca6SJongpill Lee 	tmp = (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0);
19960e49ca6SJongpill Lee 	__raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
20060e49ca6SJongpill Lee 
20160e49ca6SJongpill Lee 	if (!soc_is_exynos5250()) {
20283014579SKukjin Kim 		/* Save Power control register */
20383014579SKukjin Kim 		asm ("mrc p15, 0, %0, c15, c0, 0"
20483014579SKukjin Kim 		     : "=r" (tmp) : : "cc");
20583014579SKukjin Kim 		save_arm_register[0] = tmp;
20683014579SKukjin Kim 
20783014579SKukjin Kim 		/* Save Diagnostic register */
20883014579SKukjin Kim 		asm ("mrc p15, 0, %0, c15, c0, 1"
20983014579SKukjin Kim 		     : "=r" (tmp) : : "cc");
21083014579SKukjin Kim 		save_arm_register[1] = tmp;
21160e49ca6SJongpill Lee 	}
21283014579SKukjin Kim 
21383014579SKukjin Kim 	return 0;
21483014579SKukjin Kim }
21583014579SKukjin Kim 
216c9347101SJongpill Lee static void exynos_pm_resume(void)
21783014579SKukjin Kim {
21883014579SKukjin Kim 	unsigned long tmp;
21983014579SKukjin Kim 
22083014579SKukjin Kim 	/*
22183014579SKukjin Kim 	 * If PMU failed while entering sleep mode, WFI will be
22283014579SKukjin Kim 	 * ignored by PMU and then exiting cpu_do_idle().
22383014579SKukjin Kim 	 * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
22483014579SKukjin Kim 	 * in this situation.
22583014579SKukjin Kim 	 */
22683014579SKukjin Kim 	tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
22783014579SKukjin Kim 	if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
22883014579SKukjin Kim 		tmp |= S5P_CENTRAL_LOWPWR_CFG;
22983014579SKukjin Kim 		__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
230d3fcacf5SAbhilash Kesavan 		/* clear the wakeup state register */
231d3fcacf5SAbhilash Kesavan 		__raw_writel(0x0, S5P_WAKEUP_STAT);
23283014579SKukjin Kim 		/* No need to perform below restore code */
23383014579SKukjin Kim 		goto early_wakeup;
23483014579SKukjin Kim 	}
23560e49ca6SJongpill Lee 	if (!soc_is_exynos5250()) {
23683014579SKukjin Kim 		/* Restore Power control register */
23783014579SKukjin Kim 		tmp = save_arm_register[0];
23883014579SKukjin Kim 		asm volatile ("mcr p15, 0, %0, c15, c0, 0"
23983014579SKukjin Kim 			      : : "r" (tmp)
24083014579SKukjin Kim 			      : "cc");
24183014579SKukjin Kim 
24283014579SKukjin Kim 		/* Restore Diagnostic register */
24383014579SKukjin Kim 		tmp = save_arm_register[1];
24483014579SKukjin Kim 		asm volatile ("mcr p15, 0, %0, c15, c0, 1"
24583014579SKukjin Kim 			      : : "r" (tmp)
24683014579SKukjin Kim 			      : "cc");
24760e49ca6SJongpill Lee 	}
24883014579SKukjin Kim 
24983014579SKukjin Kim 	/* For release retention */
25083014579SKukjin Kim 
25183014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
25283014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
25383014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
25483014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
25583014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
25683014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
25783014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
25883014579SKukjin Kim 
25986ffb0e8SAbhilash Kesavan 	if (soc_is_exynos5250())
26086ffb0e8SAbhilash Kesavan 		s3c_pm_do_restore(exynos5_sys_save,
26186ffb0e8SAbhilash Kesavan 			ARRAY_SIZE(exynos5_sys_save));
26286ffb0e8SAbhilash Kesavan 
263c9347101SJongpill Lee 	s3c_pm_do_restore_core(exynos_core_save, ARRAY_SIZE(exynos_core_save));
26483014579SKukjin Kim 
265e11d919eSTomasz Figa 	if (IS_ENABLED(CONFIG_SMP) && !soc_is_exynos5250())
26663b870f1SShawn Guo 		scu_enable(S5P_VA_SCU);
26783014579SKukjin Kim 
26883014579SKukjin Kim early_wakeup:
269ebee8541SInderpal Singh 
270ebee8541SInderpal Singh 	/* Clear SLEEP mode set in INFORM1 */
271ebee8541SInderpal Singh 	__raw_writel(0x0, S5P_INFORM1);
272ebee8541SInderpal Singh 
27383014579SKukjin Kim 	return;
27483014579SKukjin Kim }
27583014579SKukjin Kim 
276c9347101SJongpill Lee static struct syscore_ops exynos_pm_syscore_ops = {
277c9347101SJongpill Lee 	.suspend	= exynos_pm_suspend,
278c9347101SJongpill Lee 	.resume		= exynos_pm_resume,
27983014579SKukjin Kim };
28083014579SKukjin Kim 
281d710aa31STomasz Figa /*
282d710aa31STomasz Figa  * Suspend Ops
283d710aa31STomasz Figa  */
284d710aa31STomasz Figa 
285d710aa31STomasz Figa static int exynos_suspend_enter(suspend_state_t state)
286d710aa31STomasz Figa {
287d710aa31STomasz Figa 	int ret;
288d710aa31STomasz Figa 
289d710aa31STomasz Figa 	s3c_pm_debug_init();
290d710aa31STomasz Figa 
291d710aa31STomasz Figa 	S3C_PMDBG("%s: suspending the system...\n", __func__);
292d710aa31STomasz Figa 
293d710aa31STomasz Figa 	S3C_PMDBG("%s: wakeup masks: %08x,%08x\n", __func__,
294d710aa31STomasz Figa 			exynos_irqwake_intmask, exynos_get_eint_wake_mask());
295d710aa31STomasz Figa 
296d710aa31STomasz Figa 	if (exynos_irqwake_intmask == -1U
297d710aa31STomasz Figa 	    && exynos_get_eint_wake_mask() == -1U) {
298d710aa31STomasz Figa 		pr_err("%s: No wake-up sources!\n", __func__);
299d710aa31STomasz Figa 		pr_err("%s: Aborting sleep\n", __func__);
300d710aa31STomasz Figa 		return -EINVAL;
301d710aa31STomasz Figa 	}
302d710aa31STomasz Figa 
303d710aa31STomasz Figa 	s3c_pm_save_uarts();
304d710aa31STomasz Figa 	exynos_pm_prepare();
305d710aa31STomasz Figa 	flush_cache_all();
306d710aa31STomasz Figa 	s3c_pm_check_store();
307d710aa31STomasz Figa 
308d710aa31STomasz Figa 	ret = cpu_suspend(0, exynos_cpu_suspend);
309d710aa31STomasz Figa 	if (ret)
310d710aa31STomasz Figa 		return ret;
311d710aa31STomasz Figa 
312d710aa31STomasz Figa 	s3c_pm_restore_uarts();
313d710aa31STomasz Figa 
314d710aa31STomasz Figa 	S3C_PMDBG("%s: wakeup stat: %08x\n", __func__,
315d710aa31STomasz Figa 			__raw_readl(S5P_WAKEUP_STAT));
316d710aa31STomasz Figa 
317d710aa31STomasz Figa 	s3c_pm_check_restore();
318d710aa31STomasz Figa 
319d710aa31STomasz Figa 	S3C_PMDBG("%s: resuming the system...\n", __func__);
320d710aa31STomasz Figa 
321d710aa31STomasz Figa 	return 0;
322d710aa31STomasz Figa }
323d710aa31STomasz Figa 
324d710aa31STomasz Figa static int exynos_suspend_prepare(void)
325d710aa31STomasz Figa {
326d710aa31STomasz Figa 	s3c_pm_check_prepare();
327d710aa31STomasz Figa 
328d710aa31STomasz Figa 	return 0;
329d710aa31STomasz Figa }
330d710aa31STomasz Figa 
331d710aa31STomasz Figa static void exynos_suspend_finish(void)
332d710aa31STomasz Figa {
333d710aa31STomasz Figa 	s3c_pm_check_cleanup();
334d710aa31STomasz Figa }
335d710aa31STomasz Figa 
336d710aa31STomasz Figa static const struct platform_suspend_ops exynos_suspend_ops = {
337d710aa31STomasz Figa 	.enter		= exynos_suspend_enter,
338d710aa31STomasz Figa 	.prepare	= exynos_suspend_prepare,
339d710aa31STomasz Figa 	.finish		= exynos_suspend_finish,
340d710aa31STomasz Figa 	.valid		= suspend_valid_only_mem,
341d710aa31STomasz Figa };
342d710aa31STomasz Figa 
343559ba237STomasz Figa void __init exynos_pm_init(void)
34483014579SKukjin Kim {
345559ba237STomasz Figa 	u32 tmp;
346559ba237STomasz Figa 
347dd8ac696STomasz Figa 	/* Platform-specific GIC callback */
348dd8ac696STomasz Figa 	gic_arch_extn.irq_set_wake = exynos_irq_set_wake;
349dd8ac696STomasz Figa 
350559ba237STomasz Figa 	/* All wakeup disable */
351559ba237STomasz Figa 	tmp = __raw_readl(S5P_WAKEUP_MASK);
352559ba237STomasz Figa 	tmp |= ((0xFF << 8) | (0x1F << 1));
353559ba237STomasz Figa 	__raw_writel(tmp, S5P_WAKEUP_MASK);
354e085cad6SKukjin Kim 
355c9347101SJongpill Lee 	register_syscore_ops(&exynos_pm_syscore_ops);
356d710aa31STomasz Figa 	suspend_set_ops(&exynos_suspend_ops);
35783014579SKukjin Kim }
358