xref: /openbmc/linux/arch/arm/mach-exynos/pm.c (revision 60e49ca6)
1c9347101SJongpill Lee /*
2c9347101SJongpill Lee  * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
383014579SKukjin Kim  *		http://www.samsung.com
483014579SKukjin Kim  *
5c9347101SJongpill Lee  * EXYNOS - Power Management support
683014579SKukjin Kim  *
783014579SKukjin Kim  * Based on arch/arm/mach-s3c2410/pm.c
883014579SKukjin Kim  * Copyright (c) 2006 Simtec Electronics
983014579SKukjin Kim  *	Ben Dooks <ben@simtec.co.uk>
1083014579SKukjin Kim  *
1183014579SKukjin Kim  * This program is free software; you can redistribute it and/or modify
1283014579SKukjin Kim  * it under the terms of the GNU General Public License version 2 as
1383014579SKukjin Kim  * published by the Free Software Foundation.
1483014579SKukjin Kim */
1583014579SKukjin Kim 
1683014579SKukjin Kim #include <linux/init.h>
1783014579SKukjin Kim #include <linux/suspend.h>
1883014579SKukjin Kim #include <linux/syscore_ops.h>
1983014579SKukjin Kim #include <linux/io.h>
2083014579SKukjin Kim #include <linux/err.h>
2183014579SKukjin Kim #include <linux/clk.h>
2283014579SKukjin Kim 
2383014579SKukjin Kim #include <asm/cacheflush.h>
2483014579SKukjin Kim #include <asm/hardware/cache-l2x0.h>
2563b870f1SShawn Guo #include <asm/smp_scu.h>
2683014579SKukjin Kim 
2783014579SKukjin Kim #include <plat/cpu.h>
2883014579SKukjin Kim #include <plat/pm.h>
2983014579SKukjin Kim #include <plat/pll.h>
3083014579SKukjin Kim #include <plat/regs-srom.h>
3183014579SKukjin Kim 
3283014579SKukjin Kim #include <mach/regs-irq.h>
3383014579SKukjin Kim #include <mach/regs-gpio.h>
3483014579SKukjin Kim #include <mach/regs-clock.h>
3583014579SKukjin Kim #include <mach/regs-pmu.h>
3683014579SKukjin Kim #include <mach/pm-core.h>
3783014579SKukjin Kim #include <mach/pmu.h>
3883014579SKukjin Kim 
3983014579SKukjin Kim static struct sleep_save exynos4_set_clksrc[] = {
40a855039eSKukjin Kim 	{ .reg = EXYNOS4_CLKSRC_MASK_TOP		, .val = 0x00000001, },
41a855039eSKukjin Kim 	{ .reg = EXYNOS4_CLKSRC_MASK_CAM		, .val = 0x11111111, },
42a855039eSKukjin Kim 	{ .reg = EXYNOS4_CLKSRC_MASK_TV			, .val = 0x00000111, },
43a855039eSKukjin Kim 	{ .reg = EXYNOS4_CLKSRC_MASK_LCD0		, .val = 0x00001111, },
44a855039eSKukjin Kim 	{ .reg = EXYNOS4_CLKSRC_MASK_MAUDIO		, .val = 0x00000001, },
45a855039eSKukjin Kim 	{ .reg = EXYNOS4_CLKSRC_MASK_FSYS		, .val = 0x01011111, },
46a855039eSKukjin Kim 	{ .reg = EXYNOS4_CLKSRC_MASK_PERIL0		, .val = 0x01111111, },
47a855039eSKukjin Kim 	{ .reg = EXYNOS4_CLKSRC_MASK_PERIL1		, .val = 0x01110111, },
48a855039eSKukjin Kim 	{ .reg = EXYNOS4_CLKSRC_MASK_DMC		, .val = 0x00010000, },
4983014579SKukjin Kim };
5083014579SKukjin Kim 
5183014579SKukjin Kim static struct sleep_save exynos4210_set_clksrc[] = {
52a855039eSKukjin Kim 	{ .reg = EXYNOS4210_CLKSRC_MASK_LCD1		, .val = 0x00001111, },
5383014579SKukjin Kim };
5483014579SKukjin Kim 
5583014579SKukjin Kim static struct sleep_save exynos4_epll_save[] = {
56a855039eSKukjin Kim 	SAVE_ITEM(EXYNOS4_EPLL_CON0),
57a855039eSKukjin Kim 	SAVE_ITEM(EXYNOS4_EPLL_CON1),
5883014579SKukjin Kim };
5983014579SKukjin Kim 
6083014579SKukjin Kim static struct sleep_save exynos4_vpll_save[] = {
61a855039eSKukjin Kim 	SAVE_ITEM(EXYNOS4_VPLL_CON0),
62a855039eSKukjin Kim 	SAVE_ITEM(EXYNOS4_VPLL_CON1),
6383014579SKukjin Kim };
6483014579SKukjin Kim 
65c9347101SJongpill Lee static struct sleep_save exynos_core_save[] = {
6683014579SKukjin Kim 	/* SROM side */
6783014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BW),
6883014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BC0),
6983014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BC1),
7083014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BC2),
7183014579SKukjin Kim 	SAVE_ITEM(S5P_SROM_BC3),
7283014579SKukjin Kim };
7383014579SKukjin Kim 
7483014579SKukjin Kim 
7583014579SKukjin Kim /* For Cortex-A9 Diagnostic and Power control register */
7683014579SKukjin Kim static unsigned int save_arm_register[2];
7783014579SKukjin Kim 
78c9347101SJongpill Lee static int exynos_cpu_suspend(unsigned long arg)
7983014579SKukjin Kim {
8060e49ca6SJongpill Lee #ifdef CONFIG_CACHE_L2X0
8183014579SKukjin Kim 	outer_flush_all();
8260e49ca6SJongpill Lee #endif
8383014579SKukjin Kim 
8483014579SKukjin Kim 	/* issue the standby signal into the pm unit. */
8583014579SKukjin Kim 	cpu_do_idle();
8683014579SKukjin Kim 
8783014579SKukjin Kim 	/* we should never get past here */
8883014579SKukjin Kim 	panic("sleep resumed to originator?");
8983014579SKukjin Kim }
9083014579SKukjin Kim 
91c9347101SJongpill Lee static void exynos_pm_prepare(void)
9283014579SKukjin Kim {
9360e49ca6SJongpill Lee 	unsigned int tmp;
9483014579SKukjin Kim 
95c9347101SJongpill Lee 	s3c_pm_do_save(exynos_core_save, ARRAY_SIZE(exynos_core_save));
9660e49ca6SJongpill Lee 
9760e49ca6SJongpill Lee 	if (!soc_is_exynos5250()) {
9883014579SKukjin Kim 		s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
9983014579SKukjin Kim 		s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
10060e49ca6SJongpill Lee 	} else {
10160e49ca6SJongpill Lee 		/* Disable USE_RETENTION of JPEG_MEM_OPTION */
10260e49ca6SJongpill Lee 		tmp = __raw_readl(EXYNOS5_JPEG_MEM_OPTION);
10360e49ca6SJongpill Lee 		tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
10460e49ca6SJongpill Lee 		__raw_writel(tmp, EXYNOS5_JPEG_MEM_OPTION);
10560e49ca6SJongpill Lee 	}
10683014579SKukjin Kim 
10783014579SKukjin Kim 	/* Set value of power down register for sleep mode */
10883014579SKukjin Kim 
1097d44d2baSJongpill Lee 	exynos_sys_powerdown_conf(SYS_SLEEP);
11083014579SKukjin Kim 	__raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
11183014579SKukjin Kim 
11283014579SKukjin Kim 	/* ensure at least INFORM0 has the resume address */
11383014579SKukjin Kim 
11483014579SKukjin Kim 	__raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
11583014579SKukjin Kim 
11683014579SKukjin Kim 	/* Before enter central sequence mode, clock src register have to set */
11783014579SKukjin Kim 
11860e49ca6SJongpill Lee 	if (!soc_is_exynos5250())
11983014579SKukjin Kim 		s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
12083014579SKukjin Kim 
12183014579SKukjin Kim 	if (soc_is_exynos4210())
12283014579SKukjin Kim 		s3c_pm_do_restore_core(exynos4210_set_clksrc, ARRAY_SIZE(exynos4210_set_clksrc));
12383014579SKukjin Kim 
12483014579SKukjin Kim }
12583014579SKukjin Kim 
126c9347101SJongpill Lee static int exynos_pm_add(struct device *dev, struct subsys_interface *sif)
12783014579SKukjin Kim {
128c9347101SJongpill Lee 	pm_cpu_prep = exynos_pm_prepare;
129c9347101SJongpill Lee 	pm_cpu_sleep = exynos_cpu_suspend;
13083014579SKukjin Kim 
13183014579SKukjin Kim 	return 0;
13283014579SKukjin Kim }
13383014579SKukjin Kim 
13483014579SKukjin Kim static unsigned long pll_base_rate;
13583014579SKukjin Kim 
13683014579SKukjin Kim static void exynos4_restore_pll(void)
13783014579SKukjin Kim {
13883014579SKukjin Kim 	unsigned long pll_con, locktime, lockcnt;
13983014579SKukjin Kim 	unsigned long pll_in_rate;
14083014579SKukjin Kim 	unsigned int p_div, epll_wait = 0, vpll_wait = 0;
14183014579SKukjin Kim 
14283014579SKukjin Kim 	if (pll_base_rate == 0)
14383014579SKukjin Kim 		return;
14483014579SKukjin Kim 
14583014579SKukjin Kim 	pll_in_rate = pll_base_rate;
14683014579SKukjin Kim 
14783014579SKukjin Kim 	/* EPLL */
14883014579SKukjin Kim 	pll_con = exynos4_epll_save[0].val;
14983014579SKukjin Kim 
15083014579SKukjin Kim 	if (pll_con & (1 << 31)) {
15183014579SKukjin Kim 		pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
15283014579SKukjin Kim 		p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
15383014579SKukjin Kim 
15483014579SKukjin Kim 		pll_in_rate /= 1000000;
15583014579SKukjin Kim 
15683014579SKukjin Kim 		locktime = (3000 / pll_in_rate) * p_div;
15783014579SKukjin Kim 		lockcnt = locktime * 10000 / (10000 / pll_in_rate);
15883014579SKukjin Kim 
159a855039eSKukjin Kim 		__raw_writel(lockcnt, EXYNOS4_EPLL_LOCK);
16083014579SKukjin Kim 
16183014579SKukjin Kim 		s3c_pm_do_restore_core(exynos4_epll_save,
16283014579SKukjin Kim 					ARRAY_SIZE(exynos4_epll_save));
16383014579SKukjin Kim 		epll_wait = 1;
16483014579SKukjin Kim 	}
16583014579SKukjin Kim 
16683014579SKukjin Kim 	pll_in_rate = pll_base_rate;
16783014579SKukjin Kim 
16883014579SKukjin Kim 	/* VPLL */
16983014579SKukjin Kim 	pll_con = exynos4_vpll_save[0].val;
17083014579SKukjin Kim 
17183014579SKukjin Kim 	if (pll_con & (1 << 31)) {
17283014579SKukjin Kim 		pll_in_rate /= 1000000;
17383014579SKukjin Kim 		/* 750us */
17483014579SKukjin Kim 		locktime = 750;
17583014579SKukjin Kim 		lockcnt = locktime * 10000 / (10000 / pll_in_rate);
17683014579SKukjin Kim 
177a855039eSKukjin Kim 		__raw_writel(lockcnt, EXYNOS4_VPLL_LOCK);
17883014579SKukjin Kim 
17983014579SKukjin Kim 		s3c_pm_do_restore_core(exynos4_vpll_save,
18083014579SKukjin Kim 					ARRAY_SIZE(exynos4_vpll_save));
18183014579SKukjin Kim 		vpll_wait = 1;
18283014579SKukjin Kim 	}
18383014579SKukjin Kim 
18483014579SKukjin Kim 	/* Wait PLL locking */
18583014579SKukjin Kim 
18683014579SKukjin Kim 	do {
18783014579SKukjin Kim 		if (epll_wait) {
188a855039eSKukjin Kim 			pll_con = __raw_readl(EXYNOS4_EPLL_CON0);
189a855039eSKukjin Kim 			if (pll_con & (1 << EXYNOS4_EPLLCON0_LOCKED_SHIFT))
19083014579SKukjin Kim 				epll_wait = 0;
19183014579SKukjin Kim 		}
19283014579SKukjin Kim 
19383014579SKukjin Kim 		if (vpll_wait) {
194a855039eSKukjin Kim 			pll_con = __raw_readl(EXYNOS4_VPLL_CON0);
195a855039eSKukjin Kim 			if (pll_con & (1 << EXYNOS4_VPLLCON0_LOCKED_SHIFT))
19683014579SKukjin Kim 				vpll_wait = 0;
19783014579SKukjin Kim 		}
19883014579SKukjin Kim 	} while (epll_wait || vpll_wait);
19983014579SKukjin Kim }
20083014579SKukjin Kim 
201c9347101SJongpill Lee static struct subsys_interface exynos_pm_interface = {
20260e49ca6SJongpill Lee 	.name		= "exynos_pm",
2039ee6af9cSThomas Abraham 	.subsys		= &exynos_subsys,
204c9347101SJongpill Lee 	.add_dev	= exynos_pm_add,
20583014579SKukjin Kim };
20683014579SKukjin Kim 
207c9347101SJongpill Lee static __init int exynos_pm_drvinit(void)
20883014579SKukjin Kim {
20983014579SKukjin Kim 	struct clk *pll_base;
21083014579SKukjin Kim 	unsigned int tmp;
21183014579SKukjin Kim 
21283014579SKukjin Kim 	s3c_pm_init();
21383014579SKukjin Kim 
21483014579SKukjin Kim 	/* All wakeup disable */
21583014579SKukjin Kim 
21683014579SKukjin Kim 	tmp = __raw_readl(S5P_WAKEUP_MASK);
21783014579SKukjin Kim 	tmp |= ((0xFF << 8) | (0x1F << 1));
21883014579SKukjin Kim 	__raw_writel(tmp, S5P_WAKEUP_MASK);
21983014579SKukjin Kim 
220c9347101SJongpill Lee 	if (!soc_is_exynos5250()) {
22183014579SKukjin Kim 		pll_base = clk_get(NULL, "xtal");
22283014579SKukjin Kim 
22383014579SKukjin Kim 		if (!IS_ERR(pll_base)) {
22483014579SKukjin Kim 			pll_base_rate = clk_get_rate(pll_base);
22583014579SKukjin Kim 			clk_put(pll_base);
22683014579SKukjin Kim 		}
22783014579SKukjin Kim 	}
22883014579SKukjin Kim 
229c9347101SJongpill Lee 	return subsys_interface_register(&exynos_pm_interface);
230c9347101SJongpill Lee }
231c9347101SJongpill Lee arch_initcall(exynos_pm_drvinit);
232c9347101SJongpill Lee 
233c9347101SJongpill Lee static int exynos_pm_suspend(void)
23483014579SKukjin Kim {
23583014579SKukjin Kim 	unsigned long tmp;
23683014579SKukjin Kim 
23783014579SKukjin Kim 	/* Setting Central Sequence Register for power down mode */
23883014579SKukjin Kim 
23983014579SKukjin Kim 	tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
24083014579SKukjin Kim 	tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
24183014579SKukjin Kim 	__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
24283014579SKukjin Kim 
24360e49ca6SJongpill Lee 	/* Setting SEQ_OPTION register */
24483014579SKukjin Kim 
24560e49ca6SJongpill Lee 	tmp = (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0);
24660e49ca6SJongpill Lee 	__raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
24760e49ca6SJongpill Lee 
24860e49ca6SJongpill Lee 	if (!soc_is_exynos5250()) {
24983014579SKukjin Kim 		/* Save Power control register */
25083014579SKukjin Kim 		asm ("mrc p15, 0, %0, c15, c0, 0"
25183014579SKukjin Kim 		     : "=r" (tmp) : : "cc");
25283014579SKukjin Kim 		save_arm_register[0] = tmp;
25383014579SKukjin Kim 
25483014579SKukjin Kim 		/* Save Diagnostic register */
25583014579SKukjin Kim 		asm ("mrc p15, 0, %0, c15, c0, 1"
25683014579SKukjin Kim 		     : "=r" (tmp) : : "cc");
25783014579SKukjin Kim 		save_arm_register[1] = tmp;
25860e49ca6SJongpill Lee 	}
25983014579SKukjin Kim 
26083014579SKukjin Kim 	return 0;
26183014579SKukjin Kim }
26283014579SKukjin Kim 
263c9347101SJongpill Lee static void exynos_pm_resume(void)
26483014579SKukjin Kim {
26583014579SKukjin Kim 	unsigned long tmp;
26683014579SKukjin Kim 
26783014579SKukjin Kim 	/*
26883014579SKukjin Kim 	 * If PMU failed while entering sleep mode, WFI will be
26983014579SKukjin Kim 	 * ignored by PMU and then exiting cpu_do_idle().
27083014579SKukjin Kim 	 * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
27183014579SKukjin Kim 	 * in this situation.
27283014579SKukjin Kim 	 */
27383014579SKukjin Kim 	tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
27483014579SKukjin Kim 	if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
27583014579SKukjin Kim 		tmp |= S5P_CENTRAL_LOWPWR_CFG;
27683014579SKukjin Kim 		__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
27783014579SKukjin Kim 		/* No need to perform below restore code */
27883014579SKukjin Kim 		goto early_wakeup;
27983014579SKukjin Kim 	}
28060e49ca6SJongpill Lee 	if (!soc_is_exynos5250()) {
28183014579SKukjin Kim 		/* Restore Power control register */
28283014579SKukjin Kim 		tmp = save_arm_register[0];
28383014579SKukjin Kim 		asm volatile ("mcr p15, 0, %0, c15, c0, 0"
28483014579SKukjin Kim 			      : : "r" (tmp)
28583014579SKukjin Kim 			      : "cc");
28683014579SKukjin Kim 
28783014579SKukjin Kim 		/* Restore Diagnostic register */
28883014579SKukjin Kim 		tmp = save_arm_register[1];
28983014579SKukjin Kim 		asm volatile ("mcr p15, 0, %0, c15, c0, 1"
29083014579SKukjin Kim 			      : : "r" (tmp)
29183014579SKukjin Kim 			      : "cc");
29260e49ca6SJongpill Lee 	}
29383014579SKukjin Kim 
29483014579SKukjin Kim 	/* For release retention */
29583014579SKukjin Kim 
29683014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
29783014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
29883014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
29983014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
30083014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
30183014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
30283014579SKukjin Kim 	__raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
30383014579SKukjin Kim 
304c9347101SJongpill Lee 	s3c_pm_do_restore_core(exynos_core_save, ARRAY_SIZE(exynos_core_save));
30583014579SKukjin Kim 
30660e49ca6SJongpill Lee 	if (!soc_is_exynos5250()) {
30783014579SKukjin Kim 		exynos4_restore_pll();
30883014579SKukjin Kim 
309556ef3e4SMarek Szyprowski #ifdef CONFIG_SMP
31063b870f1SShawn Guo 		scu_enable(S5P_VA_SCU);
311556ef3e4SMarek Szyprowski #endif
31260e49ca6SJongpill Lee 	}
31383014579SKukjin Kim 
31483014579SKukjin Kim early_wakeup:
31583014579SKukjin Kim 	return;
31683014579SKukjin Kim }
31783014579SKukjin Kim 
318c9347101SJongpill Lee static struct syscore_ops exynos_pm_syscore_ops = {
319c9347101SJongpill Lee 	.suspend	= exynos_pm_suspend,
320c9347101SJongpill Lee 	.resume		= exynos_pm_resume,
32183014579SKukjin Kim };
32283014579SKukjin Kim 
32360e49ca6SJongpill Lee static __init int exynos_pm_syscore_init(void)
32483014579SKukjin Kim {
325c9347101SJongpill Lee 	register_syscore_ops(&exynos_pm_syscore_ops);
32683014579SKukjin Kim 	return 0;
32783014579SKukjin Kim }
32860e49ca6SJongpill Lee arch_initcall(exynos_pm_syscore_init);
329