1 /* 2 * TI DA850/OMAP-L138 chip specific setup 3 * 4 * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/ 5 * 6 * Derived from: arch/arm/mach-davinci/da830.c 7 * Original Copyrights follow: 8 * 9 * 2009 (c) MontaVista Software, Inc. This file is licensed under 10 * the terms of the GNU General Public License version 2. This program 11 * is licensed "as is" without any warranty of any kind, whether express 12 * or implied. 13 */ 14 #include <linux/kernel.h> 15 #include <linux/init.h> 16 #include <linux/clk.h> 17 #include <linux/platform_device.h> 18 #include <linux/cpufreq.h> 19 #include <linux/regulator/consumer.h> 20 21 #include <asm/mach/map.h> 22 23 #include <mach/clock.h> 24 #include <mach/psc.h> 25 #include <mach/mux.h> 26 #include <mach/irqs.h> 27 #include <mach/cputype.h> 28 #include <mach/common.h> 29 #include <mach/time.h> 30 #include <mach/da8xx.h> 31 #include <mach/cpufreq.h> 32 33 #include "clock.h" 34 #include "mux.h" 35 36 /* SoC specific clock flags */ 37 #define DA850_CLK_ASYNC3 BIT(16) 38 39 #define DA850_PLL1_BASE 0x01e1a000 40 #define DA850_TIMER64P2_BASE 0x01f0c000 41 #define DA850_TIMER64P3_BASE 0x01f0d000 42 43 #define DA850_REF_FREQ 24000000 44 45 #define CFGCHIP3_ASYNC3_CLKSRC BIT(4) 46 #define CFGCHIP0_PLL_MASTER_LOCK BIT(4) 47 48 static int da850_set_armrate(struct clk *clk, unsigned long rate); 49 static int da850_round_armrate(struct clk *clk, unsigned long rate); 50 static int da850_set_pll0rate(struct clk *clk, unsigned long armrate); 51 52 static struct pll_data pll0_data = { 53 .num = 1, 54 .phys_base = DA8XX_PLL0_BASE, 55 .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV, 56 }; 57 58 static struct clk ref_clk = { 59 .name = "ref_clk", 60 .rate = DA850_REF_FREQ, 61 }; 62 63 static struct clk pll0_clk = { 64 .name = "pll0", 65 .parent = &ref_clk, 66 .pll_data = &pll0_data, 67 .flags = CLK_PLL, 68 .set_rate = da850_set_pll0rate, 69 }; 70 71 static struct clk pll0_aux_clk = { 72 .name = "pll0_aux_clk", 73 .parent = &pll0_clk, 74 .flags = CLK_PLL | PRE_PLL, 75 }; 76 77 static struct clk pll0_sysclk2 = { 78 .name = "pll0_sysclk2", 79 .parent = &pll0_clk, 80 .flags = CLK_PLL, 81 .div_reg = PLLDIV2, 82 }; 83 84 static struct clk pll0_sysclk3 = { 85 .name = "pll0_sysclk3", 86 .parent = &pll0_clk, 87 .flags = CLK_PLL, 88 .div_reg = PLLDIV3, 89 }; 90 91 static struct clk pll0_sysclk4 = { 92 .name = "pll0_sysclk4", 93 .parent = &pll0_clk, 94 .flags = CLK_PLL, 95 .div_reg = PLLDIV4, 96 }; 97 98 static struct clk pll0_sysclk5 = { 99 .name = "pll0_sysclk5", 100 .parent = &pll0_clk, 101 .flags = CLK_PLL, 102 .div_reg = PLLDIV5, 103 }; 104 105 static struct clk pll0_sysclk6 = { 106 .name = "pll0_sysclk6", 107 .parent = &pll0_clk, 108 .flags = CLK_PLL, 109 .div_reg = PLLDIV6, 110 }; 111 112 static struct clk pll0_sysclk7 = { 113 .name = "pll0_sysclk7", 114 .parent = &pll0_clk, 115 .flags = CLK_PLL, 116 .div_reg = PLLDIV7, 117 }; 118 119 static struct pll_data pll1_data = { 120 .num = 2, 121 .phys_base = DA850_PLL1_BASE, 122 .flags = PLL_HAS_POSTDIV, 123 }; 124 125 static struct clk pll1_clk = { 126 .name = "pll1", 127 .parent = &ref_clk, 128 .pll_data = &pll1_data, 129 .flags = CLK_PLL, 130 }; 131 132 static struct clk pll1_aux_clk = { 133 .name = "pll1_aux_clk", 134 .parent = &pll1_clk, 135 .flags = CLK_PLL | PRE_PLL, 136 }; 137 138 static struct clk pll1_sysclk2 = { 139 .name = "pll1_sysclk2", 140 .parent = &pll1_clk, 141 .flags = CLK_PLL, 142 .div_reg = PLLDIV2, 143 }; 144 145 static struct clk pll1_sysclk3 = { 146 .name = "pll1_sysclk3", 147 .parent = &pll1_clk, 148 .flags = CLK_PLL, 149 .div_reg = PLLDIV3, 150 }; 151 152 static struct clk pll1_sysclk4 = { 153 .name = "pll1_sysclk4", 154 .parent = &pll1_clk, 155 .flags = CLK_PLL, 156 .div_reg = PLLDIV4, 157 }; 158 159 static struct clk pll1_sysclk5 = { 160 .name = "pll1_sysclk5", 161 .parent = &pll1_clk, 162 .flags = CLK_PLL, 163 .div_reg = PLLDIV5, 164 }; 165 166 static struct clk pll1_sysclk6 = { 167 .name = "pll0_sysclk6", 168 .parent = &pll0_clk, 169 .flags = CLK_PLL, 170 .div_reg = PLLDIV6, 171 }; 172 173 static struct clk pll1_sysclk7 = { 174 .name = "pll1_sysclk7", 175 .parent = &pll1_clk, 176 .flags = CLK_PLL, 177 .div_reg = PLLDIV7, 178 }; 179 180 static struct clk i2c0_clk = { 181 .name = "i2c0", 182 .parent = &pll0_aux_clk, 183 }; 184 185 static struct clk timerp64_0_clk = { 186 .name = "timer0", 187 .parent = &pll0_aux_clk, 188 }; 189 190 static struct clk timerp64_1_clk = { 191 .name = "timer1", 192 .parent = &pll0_aux_clk, 193 }; 194 195 static struct clk arm_rom_clk = { 196 .name = "arm_rom", 197 .parent = &pll0_sysclk2, 198 .lpsc = DA8XX_LPSC0_ARM_RAM_ROM, 199 .flags = ALWAYS_ENABLED, 200 }; 201 202 static struct clk tpcc0_clk = { 203 .name = "tpcc0", 204 .parent = &pll0_sysclk2, 205 .lpsc = DA8XX_LPSC0_TPCC, 206 .flags = ALWAYS_ENABLED | CLK_PSC, 207 }; 208 209 static struct clk tptc0_clk = { 210 .name = "tptc0", 211 .parent = &pll0_sysclk2, 212 .lpsc = DA8XX_LPSC0_TPTC0, 213 .flags = ALWAYS_ENABLED, 214 }; 215 216 static struct clk tptc1_clk = { 217 .name = "tptc1", 218 .parent = &pll0_sysclk2, 219 .lpsc = DA8XX_LPSC0_TPTC1, 220 .flags = ALWAYS_ENABLED, 221 }; 222 223 static struct clk tpcc1_clk = { 224 .name = "tpcc1", 225 .parent = &pll0_sysclk2, 226 .lpsc = DA850_LPSC1_TPCC1, 227 .flags = CLK_PSC | ALWAYS_ENABLED, 228 .psc_ctlr = 1, 229 }; 230 231 static struct clk tptc2_clk = { 232 .name = "tptc2", 233 .parent = &pll0_sysclk2, 234 .lpsc = DA850_LPSC1_TPTC2, 235 .flags = ALWAYS_ENABLED, 236 .psc_ctlr = 1, 237 }; 238 239 static struct clk uart0_clk = { 240 .name = "uart0", 241 .parent = &pll0_sysclk2, 242 .lpsc = DA8XX_LPSC0_UART0, 243 }; 244 245 static struct clk uart1_clk = { 246 .name = "uart1", 247 .parent = &pll0_sysclk2, 248 .lpsc = DA8XX_LPSC1_UART1, 249 .flags = DA850_CLK_ASYNC3, 250 .psc_ctlr = 1, 251 }; 252 253 static struct clk uart2_clk = { 254 .name = "uart2", 255 .parent = &pll0_sysclk2, 256 .lpsc = DA8XX_LPSC1_UART2, 257 .flags = DA850_CLK_ASYNC3, 258 .psc_ctlr = 1, 259 }; 260 261 static struct clk aintc_clk = { 262 .name = "aintc", 263 .parent = &pll0_sysclk4, 264 .lpsc = DA8XX_LPSC0_AINTC, 265 .flags = ALWAYS_ENABLED, 266 }; 267 268 static struct clk gpio_clk = { 269 .name = "gpio", 270 .parent = &pll0_sysclk4, 271 .lpsc = DA8XX_LPSC1_GPIO, 272 .psc_ctlr = 1, 273 }; 274 275 static struct clk i2c1_clk = { 276 .name = "i2c1", 277 .parent = &pll0_sysclk4, 278 .lpsc = DA8XX_LPSC1_I2C, 279 .psc_ctlr = 1, 280 }; 281 282 static struct clk emif3_clk = { 283 .name = "emif3", 284 .parent = &pll0_sysclk5, 285 .lpsc = DA8XX_LPSC1_EMIF3C, 286 .flags = ALWAYS_ENABLED, 287 .psc_ctlr = 1, 288 }; 289 290 static struct clk arm_clk = { 291 .name = "arm", 292 .parent = &pll0_sysclk6, 293 .lpsc = DA8XX_LPSC0_ARM, 294 .flags = ALWAYS_ENABLED, 295 .set_rate = da850_set_armrate, 296 .round_rate = da850_round_armrate, 297 }; 298 299 static struct clk rmii_clk = { 300 .name = "rmii", 301 .parent = &pll0_sysclk7, 302 }; 303 304 static struct clk emac_clk = { 305 .name = "emac", 306 .parent = &pll0_sysclk4, 307 .lpsc = DA8XX_LPSC1_CPGMAC, 308 .psc_ctlr = 1, 309 }; 310 311 static struct clk mcasp_clk = { 312 .name = "mcasp", 313 .parent = &pll0_sysclk2, 314 .lpsc = DA8XX_LPSC1_McASP0, 315 .psc_ctlr = 1, 316 }; 317 318 static struct clk lcdc_clk = { 319 .name = "lcdc", 320 .parent = &pll0_sysclk2, 321 .lpsc = DA8XX_LPSC1_LCDC, 322 .psc_ctlr = 1, 323 }; 324 325 static struct clk mmcsd_clk = { 326 .name = "mmcsd", 327 .parent = &pll0_sysclk2, 328 .lpsc = DA8XX_LPSC0_MMC_SD, 329 }; 330 331 static struct clk aemif_clk = { 332 .name = "aemif", 333 .parent = &pll0_sysclk3, 334 .lpsc = DA8XX_LPSC0_EMIF25, 335 .flags = ALWAYS_ENABLED, 336 }; 337 338 static struct davinci_clk da850_clks[] = { 339 CLK(NULL, "ref", &ref_clk), 340 CLK(NULL, "pll0", &pll0_clk), 341 CLK(NULL, "pll0_aux", &pll0_aux_clk), 342 CLK(NULL, "pll0_sysclk2", &pll0_sysclk2), 343 CLK(NULL, "pll0_sysclk3", &pll0_sysclk3), 344 CLK(NULL, "pll0_sysclk4", &pll0_sysclk4), 345 CLK(NULL, "pll0_sysclk5", &pll0_sysclk5), 346 CLK(NULL, "pll0_sysclk6", &pll0_sysclk6), 347 CLK(NULL, "pll0_sysclk7", &pll0_sysclk7), 348 CLK(NULL, "pll1", &pll1_clk), 349 CLK(NULL, "pll1_aux", &pll1_aux_clk), 350 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2), 351 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3), 352 CLK(NULL, "pll1_sysclk4", &pll1_sysclk4), 353 CLK(NULL, "pll1_sysclk5", &pll1_sysclk5), 354 CLK(NULL, "pll1_sysclk6", &pll1_sysclk6), 355 CLK(NULL, "pll1_sysclk7", &pll1_sysclk7), 356 CLK("i2c_davinci.1", NULL, &i2c0_clk), 357 CLK(NULL, "timer0", &timerp64_0_clk), 358 CLK("watchdog", NULL, &timerp64_1_clk), 359 CLK(NULL, "arm_rom", &arm_rom_clk), 360 CLK(NULL, "tpcc0", &tpcc0_clk), 361 CLK(NULL, "tptc0", &tptc0_clk), 362 CLK(NULL, "tptc1", &tptc1_clk), 363 CLK(NULL, "tpcc1", &tpcc1_clk), 364 CLK(NULL, "tptc2", &tptc2_clk), 365 CLK(NULL, "uart0", &uart0_clk), 366 CLK(NULL, "uart1", &uart1_clk), 367 CLK(NULL, "uart2", &uart2_clk), 368 CLK(NULL, "aintc", &aintc_clk), 369 CLK(NULL, "gpio", &gpio_clk), 370 CLK("i2c_davinci.2", NULL, &i2c1_clk), 371 CLK(NULL, "emif3", &emif3_clk), 372 CLK(NULL, "arm", &arm_clk), 373 CLK(NULL, "rmii", &rmii_clk), 374 CLK("davinci_emac.1", NULL, &emac_clk), 375 CLK("davinci-mcasp.0", NULL, &mcasp_clk), 376 CLK("da8xx_lcdc.0", NULL, &lcdc_clk), 377 CLK("davinci_mmc.0", NULL, &mmcsd_clk), 378 CLK(NULL, "aemif", &aemif_clk), 379 CLK(NULL, NULL, NULL), 380 }; 381 382 /* 383 * Device specific mux setup 384 * 385 * soc description mux mode mode mux dbg 386 * reg offset mask mode 387 */ 388 static const struct mux_config da850_pins[] = { 389 #ifdef CONFIG_DAVINCI_MUX 390 /* UART0 function */ 391 MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false) 392 MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false) 393 MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false) 394 MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false) 395 /* UART1 function */ 396 MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false) 397 MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false) 398 /* UART2 function */ 399 MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false) 400 MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false) 401 /* I2C1 function */ 402 MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false) 403 MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false) 404 /* I2C0 function */ 405 MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false) 406 MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false) 407 /* EMAC function */ 408 MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false) 409 MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false) 410 MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false) 411 MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false) 412 MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false) 413 MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false) 414 MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false) 415 MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false) 416 MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false) 417 MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false) 418 MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false) 419 MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false) 420 MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false) 421 MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false) 422 MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false) 423 MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false) 424 MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false) 425 /* McASP function */ 426 MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false) 427 MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false) 428 MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false) 429 MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false) 430 MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false) 431 MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false) 432 MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false) 433 MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false) 434 MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false) 435 MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false) 436 MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false) 437 MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false) 438 MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false) 439 MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false) 440 MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false) 441 MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false) 442 MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false) 443 MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false) 444 MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false) 445 MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false) 446 MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false) 447 MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false) 448 MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false) 449 /* LCD function */ 450 MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false) 451 MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false) 452 MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false) 453 MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false) 454 MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false) 455 MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false) 456 MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false) 457 MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false) 458 MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false) 459 MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false) 460 MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false) 461 MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false) 462 MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false) 463 MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false) 464 MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false) 465 MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false) 466 MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false) 467 MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false) 468 MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false) 469 MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false) 470 /* MMC/SD0 function */ 471 MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false) 472 MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false) 473 MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false) 474 MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false) 475 MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false) 476 MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false) 477 /* EMIF2.5/EMIFA function */ 478 MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false) 479 MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false) 480 MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false) 481 MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false) 482 MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false) 483 MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false) 484 MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false) 485 MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false) 486 MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false) 487 MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false) 488 MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false) 489 MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false) 490 MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false) 491 MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false) 492 MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false) 493 MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false) 494 MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false) 495 MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false) 496 MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false) 497 MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false) 498 MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false) 499 MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false) 500 MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false) 501 MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false) 502 MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false) 503 MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false) 504 MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false) 505 MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false) 506 MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false) 507 MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false) 508 MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false) 509 MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false) 510 MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false) 511 MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false) 512 MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false) 513 MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false) 514 MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false) 515 MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false) 516 MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false) 517 MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false) 518 MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false) 519 MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false) 520 MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false) 521 MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false) 522 MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false) 523 MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false) 524 MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false) 525 MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false) 526 /* GPIO function */ 527 MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false) 528 MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false) 529 MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false) 530 MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false) 531 #endif 532 }; 533 534 const short da850_uart0_pins[] __initdata = { 535 DA850_NUART0_CTS, DA850_NUART0_RTS, DA850_UART0_RXD, DA850_UART0_TXD, 536 -1 537 }; 538 539 const short da850_uart1_pins[] __initdata = { 540 DA850_UART1_RXD, DA850_UART1_TXD, 541 -1 542 }; 543 544 const short da850_uart2_pins[] __initdata = { 545 DA850_UART2_RXD, DA850_UART2_TXD, 546 -1 547 }; 548 549 const short da850_i2c0_pins[] __initdata = { 550 DA850_I2C0_SDA, DA850_I2C0_SCL, 551 -1 552 }; 553 554 const short da850_i2c1_pins[] __initdata = { 555 DA850_I2C1_SCL, DA850_I2C1_SDA, 556 -1 557 }; 558 559 const short da850_cpgmac_pins[] __initdata = { 560 DA850_MII_TXEN, DA850_MII_TXCLK, DA850_MII_COL, DA850_MII_TXD_3, 561 DA850_MII_TXD_2, DA850_MII_TXD_1, DA850_MII_TXD_0, DA850_MII_RXER, 562 DA850_MII_CRS, DA850_MII_RXCLK, DA850_MII_RXDV, DA850_MII_RXD_3, 563 DA850_MII_RXD_2, DA850_MII_RXD_1, DA850_MII_RXD_0, DA850_MDIO_CLK, 564 DA850_MDIO_D, 565 -1 566 }; 567 568 const short da850_mcasp_pins[] __initdata = { 569 DA850_AHCLKX, DA850_ACLKX, DA850_AFSX, 570 DA850_AHCLKR, DA850_ACLKR, DA850_AFSR, DA850_AMUTE, 571 DA850_AXR_11, DA850_AXR_12, 572 -1 573 }; 574 575 const short da850_lcdcntl_pins[] __initdata = { 576 DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3, 577 DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7, 578 DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11, 579 DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15, 580 DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS, 581 -1 582 }; 583 584 const short da850_mmcsd0_pins[] __initdata = { 585 DA850_MMCSD0_DAT_0, DA850_MMCSD0_DAT_1, DA850_MMCSD0_DAT_2, 586 DA850_MMCSD0_DAT_3, DA850_MMCSD0_CLK, DA850_MMCSD0_CMD, 587 DA850_GPIO4_0, DA850_GPIO4_1, 588 -1 589 }; 590 591 const short da850_nand_pins[] __initdata = { 592 DA850_EMA_D_7, DA850_EMA_D_6, DA850_EMA_D_5, DA850_EMA_D_4, 593 DA850_EMA_D_3, DA850_EMA_D_2, DA850_EMA_D_1, DA850_EMA_D_0, 594 DA850_EMA_A_1, DA850_EMA_A_2, DA850_NEMA_CS_3, DA850_NEMA_CS_4, 595 DA850_NEMA_WE, DA850_NEMA_OE, 596 -1 597 }; 598 599 const short da850_nor_pins[] __initdata = { 600 DA850_EMA_BA_1, DA850_EMA_CLK, DA850_EMA_WAIT_1, DA850_NEMA_CS_2, 601 DA850_NEMA_WE, DA850_NEMA_OE, DA850_EMA_D_0, DA850_EMA_D_1, 602 DA850_EMA_D_2, DA850_EMA_D_3, DA850_EMA_D_4, DA850_EMA_D_5, 603 DA850_EMA_D_6, DA850_EMA_D_7, DA850_EMA_D_8, DA850_EMA_D_9, 604 DA850_EMA_D_10, DA850_EMA_D_11, DA850_EMA_D_12, DA850_EMA_D_13, 605 DA850_EMA_D_14, DA850_EMA_D_15, DA850_EMA_A_0, DA850_EMA_A_1, 606 DA850_EMA_A_2, DA850_EMA_A_3, DA850_EMA_A_4, DA850_EMA_A_5, 607 DA850_EMA_A_6, DA850_EMA_A_7, DA850_EMA_A_8, DA850_EMA_A_9, 608 DA850_EMA_A_10, DA850_EMA_A_11, DA850_EMA_A_12, DA850_EMA_A_13, 609 DA850_EMA_A_14, DA850_EMA_A_15, DA850_EMA_A_16, DA850_EMA_A_17, 610 DA850_EMA_A_18, DA850_EMA_A_19, DA850_EMA_A_20, DA850_EMA_A_21, 611 DA850_EMA_A_22, DA850_EMA_A_23, 612 -1 613 }; 614 615 /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */ 616 static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = { 617 [IRQ_DA8XX_COMMTX] = 7, 618 [IRQ_DA8XX_COMMRX] = 7, 619 [IRQ_DA8XX_NINT] = 7, 620 [IRQ_DA8XX_EVTOUT0] = 7, 621 [IRQ_DA8XX_EVTOUT1] = 7, 622 [IRQ_DA8XX_EVTOUT2] = 7, 623 [IRQ_DA8XX_EVTOUT3] = 7, 624 [IRQ_DA8XX_EVTOUT4] = 7, 625 [IRQ_DA8XX_EVTOUT5] = 7, 626 [IRQ_DA8XX_EVTOUT6] = 7, 627 [IRQ_DA8XX_EVTOUT6] = 7, 628 [IRQ_DA8XX_EVTOUT7] = 7, 629 [IRQ_DA8XX_CCINT0] = 7, 630 [IRQ_DA8XX_CCERRINT] = 7, 631 [IRQ_DA8XX_TCERRINT0] = 7, 632 [IRQ_DA8XX_AEMIFINT] = 7, 633 [IRQ_DA8XX_I2CINT0] = 7, 634 [IRQ_DA8XX_MMCSDINT0] = 7, 635 [IRQ_DA8XX_MMCSDINT1] = 7, 636 [IRQ_DA8XX_ALLINT0] = 7, 637 [IRQ_DA8XX_RTC] = 7, 638 [IRQ_DA8XX_SPINT0] = 7, 639 [IRQ_DA8XX_TINT12_0] = 7, 640 [IRQ_DA8XX_TINT34_0] = 7, 641 [IRQ_DA8XX_TINT12_1] = 7, 642 [IRQ_DA8XX_TINT34_1] = 7, 643 [IRQ_DA8XX_UARTINT0] = 7, 644 [IRQ_DA8XX_KEYMGRINT] = 7, 645 [IRQ_DA8XX_SECINT] = 7, 646 [IRQ_DA8XX_SECKEYERR] = 7, 647 [IRQ_DA850_MPUADDRERR0] = 7, 648 [IRQ_DA850_MPUPROTERR0] = 7, 649 [IRQ_DA850_IOPUADDRERR0] = 7, 650 [IRQ_DA850_IOPUPROTERR0] = 7, 651 [IRQ_DA850_IOPUADDRERR1] = 7, 652 [IRQ_DA850_IOPUPROTERR1] = 7, 653 [IRQ_DA850_IOPUADDRERR2] = 7, 654 [IRQ_DA850_IOPUPROTERR2] = 7, 655 [IRQ_DA850_BOOTCFG_ADDR_ERR] = 7, 656 [IRQ_DA850_BOOTCFG_PROT_ERR] = 7, 657 [IRQ_DA850_MPUADDRERR1] = 7, 658 [IRQ_DA850_MPUPROTERR1] = 7, 659 [IRQ_DA850_IOPUADDRERR3] = 7, 660 [IRQ_DA850_IOPUPROTERR3] = 7, 661 [IRQ_DA850_IOPUADDRERR4] = 7, 662 [IRQ_DA850_IOPUPROTERR4] = 7, 663 [IRQ_DA850_IOPUADDRERR5] = 7, 664 [IRQ_DA850_IOPUPROTERR5] = 7, 665 [IRQ_DA850_MIOPU_BOOTCFG_ERR] = 7, 666 [IRQ_DA8XX_CHIPINT0] = 7, 667 [IRQ_DA8XX_CHIPINT1] = 7, 668 [IRQ_DA8XX_CHIPINT2] = 7, 669 [IRQ_DA8XX_CHIPINT3] = 7, 670 [IRQ_DA8XX_TCERRINT1] = 7, 671 [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7, 672 [IRQ_DA8XX_C0_RX_PULSE] = 7, 673 [IRQ_DA8XX_C0_TX_PULSE] = 7, 674 [IRQ_DA8XX_C0_MISC_PULSE] = 7, 675 [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7, 676 [IRQ_DA8XX_C1_RX_PULSE] = 7, 677 [IRQ_DA8XX_C1_TX_PULSE] = 7, 678 [IRQ_DA8XX_C1_MISC_PULSE] = 7, 679 [IRQ_DA8XX_MEMERR] = 7, 680 [IRQ_DA8XX_GPIO0] = 7, 681 [IRQ_DA8XX_GPIO1] = 7, 682 [IRQ_DA8XX_GPIO2] = 7, 683 [IRQ_DA8XX_GPIO3] = 7, 684 [IRQ_DA8XX_GPIO4] = 7, 685 [IRQ_DA8XX_GPIO5] = 7, 686 [IRQ_DA8XX_GPIO6] = 7, 687 [IRQ_DA8XX_GPIO7] = 7, 688 [IRQ_DA8XX_GPIO8] = 7, 689 [IRQ_DA8XX_I2CINT1] = 7, 690 [IRQ_DA8XX_LCDINT] = 7, 691 [IRQ_DA8XX_UARTINT1] = 7, 692 [IRQ_DA8XX_MCASPINT] = 7, 693 [IRQ_DA8XX_ALLINT1] = 7, 694 [IRQ_DA8XX_SPINT1] = 7, 695 [IRQ_DA8XX_UHPI_INT1] = 7, 696 [IRQ_DA8XX_USB_INT] = 7, 697 [IRQ_DA8XX_IRQN] = 7, 698 [IRQ_DA8XX_RWAKEUP] = 7, 699 [IRQ_DA8XX_UARTINT2] = 7, 700 [IRQ_DA8XX_DFTSSINT] = 7, 701 [IRQ_DA8XX_EHRPWM0] = 7, 702 [IRQ_DA8XX_EHRPWM0TZ] = 7, 703 [IRQ_DA8XX_EHRPWM1] = 7, 704 [IRQ_DA8XX_EHRPWM1TZ] = 7, 705 [IRQ_DA850_SATAINT] = 7, 706 [IRQ_DA850_TINT12_2] = 7, 707 [IRQ_DA850_TINT34_2] = 7, 708 [IRQ_DA850_TINTALL_2] = 7, 709 [IRQ_DA8XX_ECAP0] = 7, 710 [IRQ_DA8XX_ECAP1] = 7, 711 [IRQ_DA8XX_ECAP2] = 7, 712 [IRQ_DA850_MMCSDINT0_1] = 7, 713 [IRQ_DA850_MMCSDINT1_1] = 7, 714 [IRQ_DA850_T12CMPINT0_2] = 7, 715 [IRQ_DA850_T12CMPINT1_2] = 7, 716 [IRQ_DA850_T12CMPINT2_2] = 7, 717 [IRQ_DA850_T12CMPINT3_2] = 7, 718 [IRQ_DA850_T12CMPINT4_2] = 7, 719 [IRQ_DA850_T12CMPINT5_2] = 7, 720 [IRQ_DA850_T12CMPINT6_2] = 7, 721 [IRQ_DA850_T12CMPINT7_2] = 7, 722 [IRQ_DA850_T12CMPINT0_3] = 7, 723 [IRQ_DA850_T12CMPINT1_3] = 7, 724 [IRQ_DA850_T12CMPINT2_3] = 7, 725 [IRQ_DA850_T12CMPINT3_3] = 7, 726 [IRQ_DA850_T12CMPINT4_3] = 7, 727 [IRQ_DA850_T12CMPINT5_3] = 7, 728 [IRQ_DA850_T12CMPINT6_3] = 7, 729 [IRQ_DA850_T12CMPINT7_3] = 7, 730 [IRQ_DA850_RPIINT] = 7, 731 [IRQ_DA850_VPIFINT] = 7, 732 [IRQ_DA850_CCINT1] = 7, 733 [IRQ_DA850_CCERRINT1] = 7, 734 [IRQ_DA850_TCERRINT2] = 7, 735 [IRQ_DA850_TINT12_3] = 7, 736 [IRQ_DA850_TINT34_3] = 7, 737 [IRQ_DA850_TINTALL_3] = 7, 738 [IRQ_DA850_MCBSP0RINT] = 7, 739 [IRQ_DA850_MCBSP0XINT] = 7, 740 [IRQ_DA850_MCBSP1RINT] = 7, 741 [IRQ_DA850_MCBSP1XINT] = 7, 742 [IRQ_DA8XX_ARMCLKSTOPREQ] = 7, 743 }; 744 745 static struct map_desc da850_io_desc[] = { 746 { 747 .virtual = IO_VIRT, 748 .pfn = __phys_to_pfn(IO_PHYS), 749 .length = IO_SIZE, 750 .type = MT_DEVICE 751 }, 752 { 753 .virtual = DA8XX_CP_INTC_VIRT, 754 .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE), 755 .length = DA8XX_CP_INTC_SIZE, 756 .type = MT_DEVICE 757 }, 758 }; 759 760 static void __iomem *da850_psc_bases[] = { 761 IO_ADDRESS(DA8XX_PSC0_BASE), 762 IO_ADDRESS(DA8XX_PSC1_BASE), 763 }; 764 765 /* Contents of JTAG ID register used to identify exact cpu type */ 766 static struct davinci_id da850_ids[] = { 767 { 768 .variant = 0x0, 769 .part_no = 0xb7d1, 770 .manufacturer = 0x017, /* 0x02f >> 1 */ 771 .cpu_id = DAVINCI_CPU_ID_DA850, 772 .name = "da850/omap-l138", 773 }, 774 }; 775 776 static struct davinci_timer_instance da850_timer_instance[4] = { 777 { 778 .base = IO_ADDRESS(DA8XX_TIMER64P0_BASE), 779 .bottom_irq = IRQ_DA8XX_TINT12_0, 780 .top_irq = IRQ_DA8XX_TINT34_0, 781 }, 782 { 783 .base = IO_ADDRESS(DA8XX_TIMER64P1_BASE), 784 .bottom_irq = IRQ_DA8XX_TINT12_1, 785 .top_irq = IRQ_DA8XX_TINT34_1, 786 }, 787 { 788 .base = IO_ADDRESS(DA850_TIMER64P2_BASE), 789 .bottom_irq = IRQ_DA850_TINT12_2, 790 .top_irq = IRQ_DA850_TINT34_2, 791 }, 792 { 793 .base = IO_ADDRESS(DA850_TIMER64P3_BASE), 794 .bottom_irq = IRQ_DA850_TINT12_3, 795 .top_irq = IRQ_DA850_TINT34_3, 796 }, 797 }; 798 799 /* 800 * T0_BOT: Timer 0, bottom : Used for clock_event 801 * T0_TOP: Timer 0, top : Used for clocksource 802 * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer 803 */ 804 static struct davinci_timer_info da850_timer_info = { 805 .timers = da850_timer_instance, 806 .clockevent_id = T0_BOT, 807 .clocksource_id = T0_TOP, 808 }; 809 810 static void da850_set_async3_src(int pllnum) 811 { 812 struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2; 813 struct davinci_clk *c; 814 unsigned int v; 815 int ret; 816 817 for (c = da850_clks; c->lk.clk; c++) { 818 clk = c->lk.clk; 819 if (clk->flags & DA850_CLK_ASYNC3) { 820 ret = clk_set_parent(clk, newparent); 821 WARN(ret, "DA850: unable to re-parent clock %s", 822 clk->name); 823 } 824 } 825 826 v = __raw_readl(DA8XX_SYSCFG_VIRT(DA8XX_CFGCHIP3_REG)); 827 if (pllnum) 828 v |= CFGCHIP3_ASYNC3_CLKSRC; 829 else 830 v &= ~CFGCHIP3_ASYNC3_CLKSRC; 831 __raw_writel(v, DA8XX_SYSCFG_VIRT(DA8XX_CFGCHIP3_REG)); 832 } 833 834 #ifdef CONFIG_CPU_FREQ 835 /* 836 * Notes: 837 * According to the TRM, minimum PLLM results in maximum power savings. 838 * The OPP definitions below should keep the PLLM as low as possible. 839 * 840 * The output of the PLLM must be between 400 to 600 MHz. 841 * This rules out prediv of anything but divide-by-one for 24Mhz OSC input. 842 */ 843 struct da850_opp { 844 unsigned int freq; /* in KHz */ 845 unsigned int prediv; 846 unsigned int mult; 847 unsigned int postdiv; 848 unsigned int cvdd_min; /* in uV */ 849 unsigned int cvdd_max; /* in uV */ 850 }; 851 852 static const struct da850_opp da850_opp_300 = { 853 .freq = 300000, 854 .prediv = 1, 855 .mult = 25, 856 .postdiv = 2, 857 .cvdd_min = 1140000, 858 .cvdd_max = 1320000, 859 }; 860 861 static const struct da850_opp da850_opp_200 = { 862 .freq = 200000, 863 .prediv = 1, 864 .mult = 25, 865 .postdiv = 3, 866 .cvdd_min = 1050000, 867 .cvdd_max = 1160000, 868 }; 869 870 static const struct da850_opp da850_opp_96 = { 871 .freq = 96000, 872 .prediv = 1, 873 .mult = 20, 874 .postdiv = 5, 875 .cvdd_min = 950000, 876 .cvdd_max = 1050000, 877 }; 878 879 #define OPP(freq) \ 880 { \ 881 .index = (unsigned int) &da850_opp_##freq, \ 882 .frequency = freq * 1000, \ 883 } 884 885 static struct cpufreq_frequency_table da850_freq_table[] = { 886 OPP(300), 887 OPP(200), 888 OPP(96), 889 { 890 .index = 0, 891 .frequency = CPUFREQ_TABLE_END, 892 }, 893 }; 894 895 static struct davinci_cpufreq_config cpufreq_info = { 896 .freq_table = &da850_freq_table[0], 897 }; 898 899 static struct platform_device da850_cpufreq_device = { 900 .name = "cpufreq-davinci", 901 .dev = { 902 .platform_data = &cpufreq_info, 903 }, 904 }; 905 906 int __init da850_register_cpufreq(void) 907 { 908 return platform_device_register(&da850_cpufreq_device); 909 } 910 911 static int da850_round_armrate(struct clk *clk, unsigned long rate) 912 { 913 int i, ret = 0, diff; 914 unsigned int best = (unsigned int) -1; 915 916 rate /= 1000; /* convert to kHz */ 917 918 for (i = 0; da850_freq_table[i].frequency != CPUFREQ_TABLE_END; i++) { 919 diff = da850_freq_table[i].frequency - rate; 920 if (diff < 0) 921 diff = -diff; 922 923 if (diff < best) { 924 best = diff; 925 ret = da850_freq_table[i].frequency; 926 } 927 } 928 929 return ret * 1000; 930 } 931 932 static int da850_set_armrate(struct clk *clk, unsigned long index) 933 { 934 struct clk *pllclk = &pll0_clk; 935 936 return clk_set_rate(pllclk, index); 937 } 938 939 static int da850_set_pll0rate(struct clk *clk, unsigned long index) 940 { 941 unsigned int prediv, mult, postdiv; 942 struct da850_opp *opp; 943 struct pll_data *pll = clk->pll_data; 944 unsigned int v; 945 int ret; 946 947 opp = (struct da850_opp *) da850_freq_table[index].index; 948 prediv = opp->prediv; 949 mult = opp->mult; 950 postdiv = opp->postdiv; 951 952 /* Unlock writing to PLL registers */ 953 v = __raw_readl(DA8XX_SYSCFG_VIRT(DA8XX_CFGCHIP0_REG)); 954 v &= ~CFGCHIP0_PLL_MASTER_LOCK; 955 __raw_writel(v, DA8XX_SYSCFG_VIRT(DA8XX_CFGCHIP0_REG)); 956 957 ret = davinci_set_pllrate(pll, prediv, mult, postdiv); 958 if (WARN_ON(ret)) 959 return ret; 960 961 return 0; 962 } 963 #else 964 int __init da850_register_cpufreq(void) 965 { 966 return 0; 967 } 968 969 static int da850_set_armrate(struct clk *clk, unsigned long rate) 970 { 971 return -EINVAL; 972 } 973 974 static int da850_set_pll0rate(struct clk *clk, unsigned long armrate) 975 { 976 return -EINVAL; 977 } 978 979 static int da850_round_armrate(struct clk *clk, unsigned long rate) 980 { 981 return clk->rate; 982 } 983 #endif 984 985 #ifdef CONFIG_REGULATOR 986 static struct regulator *cvdd; 987 988 static int da850_set_voltage(unsigned int index) 989 { 990 struct da850_opp *opp; 991 992 if (!cvdd) 993 return -ENODEV; 994 995 opp = (struct da850_opp *) da850_freq_table[index].index; 996 997 return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max); 998 } 999 1000 static int __init da850_regulator_init(void) 1001 { 1002 int ret = 0; 1003 1004 cvdd = regulator_get(NULL, "cvdd"); 1005 if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;" 1006 " voltage scaling unsupported\n")) { 1007 ret = PTR_ERR(cvdd); 1008 goto out; 1009 } 1010 1011 cpufreq_info.set_voltage = da850_set_voltage; 1012 1013 out: 1014 return ret; 1015 } 1016 device_initcall(da850_regulator_init); 1017 #endif 1018 1019 static struct davinci_soc_info davinci_soc_info_da850 = { 1020 .io_desc = da850_io_desc, 1021 .io_desc_num = ARRAY_SIZE(da850_io_desc), 1022 .ids = da850_ids, 1023 .ids_num = ARRAY_SIZE(da850_ids), 1024 .cpu_clks = da850_clks, 1025 .psc_bases = da850_psc_bases, 1026 .psc_bases_num = ARRAY_SIZE(da850_psc_bases), 1027 .pinmux_pins = da850_pins, 1028 .pinmux_pins_num = ARRAY_SIZE(da850_pins), 1029 .intc_base = (void __iomem *)DA8XX_CP_INTC_VIRT, 1030 .intc_type = DAVINCI_INTC_TYPE_CP_INTC, 1031 .intc_irq_prios = da850_default_priorities, 1032 .intc_irq_num = DA850_N_CP_INTC_IRQ, 1033 .timer_info = &da850_timer_info, 1034 .gpio_base = IO_ADDRESS(DA8XX_GPIO_BASE), 1035 .gpio_num = 144, 1036 .gpio_irq = IRQ_DA8XX_GPIO0, 1037 .serial_dev = &da8xx_serial_device, 1038 .emac_pdata = &da8xx_emac_pdata, 1039 }; 1040 1041 void __init da850_init(void) 1042 { 1043 da8xx_syscfg_base = ioremap(DA8XX_SYSCFG_BASE, SZ_4K); 1044 if (WARN(!da8xx_syscfg_base, "Unable to map syscfg module")) 1045 return; 1046 1047 davinci_soc_info_da850.jtag_id_base = 1048 DA8XX_SYSCFG_VIRT(DA8XX_JTAG_ID_REG); 1049 davinci_soc_info_da850.pinmux_base = DA8XX_SYSCFG_VIRT(0x120); 1050 1051 davinci_common_init(&davinci_soc_info_da850); 1052 1053 /* 1054 * Move the clock source of Async3 domain to PLL1 SYSCLK2. 1055 * This helps keeping the peripherals on this domain insulated 1056 * from CPU frequency changes caused by DVFS. The firmware sets 1057 * both PLL0 and PLL1 to the same frequency so, there should not 1058 * be any noticible change even in non-DVFS use cases. 1059 */ 1060 da850_set_async3_src(1); 1061 } 1062