xref: /openbmc/linux/arch/arm/kernel/head.S (revision a9ff6961)
1d2912cb1SThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-only */
21da177e4SLinus Torvalds/*
31da177e4SLinus Torvalds *  linux/arch/arm/kernel/head.S
41da177e4SLinus Torvalds *
51da177e4SLinus Torvalds *  Copyright (C) 1994-2002 Russell King
6e65f38edSRussell King *  Copyright (c) 2003 ARM Limited
7e65f38edSRussell King *  All Rights Reserved
81da177e4SLinus Torvalds *
91da177e4SLinus Torvalds *  Kernel startup code for all 32-bit CPUs
101da177e4SLinus Torvalds */
111da177e4SLinus Torvalds#include <linux/linkage.h>
121da177e4SLinus Torvalds#include <linux/init.h>
1365fddcfcSMike Rapoport#include <linux/pgtable.h>
141da177e4SLinus Torvalds
151da177e4SLinus Torvalds#include <asm/assembler.h>
16195864cfSRussell King#include <asm/cp15.h>
171da177e4SLinus Torvalds#include <asm/domain.h>
181da177e4SLinus Torvalds#include <asm/ptrace.h>
19e6ae744dSSam Ravnborg#include <asm/asm-offsets.h>
20*a9ff6961SLinus Walleij#include <asm/page.h>
214f7a1812SRussell King#include <asm/thread_info.h>
221da177e4SLinus Torvalds
2391a9fec0SRob Herring#if defined(CONFIG_DEBUG_LL) && !defined(CONFIG_DEBUG_SEMIHOSTING)
2491a9fec0SRob Herring#include CONFIG_DEBUG_LL_INCLUDE
25c293393fSJeremy Kerr#endif
261da177e4SLinus Torvalds/*
2737d07b72SNicolas Pitre * swapper_pg_dir is the virtual address of the initial page table.
28f06b97ffSRussell King * We place the page tables 16K below KERNEL_RAM_VADDR.  Therefore, we must
29f06b97ffSRussell King * make sure that KERNEL_RAM_VADDR is correctly set.  Currently, we expect
3037d07b72SNicolas Pitre * the least significant 16 bits to be 0x8000, but we could probably
31f06b97ffSRussell King * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
321da177e4SLinus Torvalds */
33b78f63f4SLinus Walleij#define KERNEL_RAM_VADDR	(KERNEL_OFFSET + TEXT_OFFSET)
34f06b97ffSRussell King#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
35f06b97ffSRussell King#error KERNEL_RAM_VADDR must start at 0xXXXX8000
361da177e4SLinus Torvalds#endif
371da177e4SLinus Torvalds
381b6ba46bSCatalin Marinas#ifdef CONFIG_ARM_LPAE
391b6ba46bSCatalin Marinas	/* LPAE requires an additional page for the PGD */
401b6ba46bSCatalin Marinas#define PG_DIR_SIZE	0x5000
4139114538SMike Rapoport#define PMD_ENTRY_ORDER	3	/* PMD entry size is 2^PMD_ENTRY_ORDER */
421b6ba46bSCatalin Marinas#else
43e73fc88eSCatalin Marinas#define PG_DIR_SIZE	0x4000
4439114538SMike Rapoport#define PMD_ENTRY_ORDER	2
451b6ba46bSCatalin Marinas#endif
46e73fc88eSCatalin Marinas
471da177e4SLinus Torvalds	.globl	swapper_pg_dir
48e73fc88eSCatalin Marinas	.equ	swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE
491da177e4SLinus Torvalds
50a91da545SLinus Walleij	/*
51a91da545SLinus Walleij	 * This needs to be assigned at runtime when the linker symbols are
52463dbba4SLinus Walleij	 * resolved. These are unsigned 64bit really, but in this assembly code
53463dbba4SLinus Walleij	 * We store them as 32bit.
54a91da545SLinus Walleij	 */
55a91da545SLinus Walleij	.pushsection .data
56a91da545SLinus Walleij	.align	2
57a91da545SLinus Walleij	.globl	kernel_sec_start
58a91da545SLinus Walleij	.globl	kernel_sec_end
59a91da545SLinus Walleijkernel_sec_start:
60a91da545SLinus Walleij	.long	0
61463dbba4SLinus Walleij	.long	0
62a91da545SLinus Walleijkernel_sec_end:
63a91da545SLinus Walleij	.long	0
64463dbba4SLinus Walleij	.long	0
65a91da545SLinus Walleij	.popsection
66a91da545SLinus Walleij
6772a20e22SRussell King	.macro	pgtbl, rd, phys
682ab4e8c0SChristopher Covington	add	\rd, \phys, #TEXT_OFFSET
692ab4e8c0SChristopher Covington	sub	\rd, \rd, #PG_DIR_SIZE
701da177e4SLinus Torvalds	.endm
7137d07b72SNicolas Pitre
721da177e4SLinus Torvalds/*
731da177e4SLinus Torvalds * Kernel startup entry point.
741da177e4SLinus Torvalds * ---------------------------
751da177e4SLinus Torvalds *
761da177e4SLinus Torvalds * This is normally called from the decompressor code.  The requirements
771da177e4SLinus Torvalds * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
784c2896e8SGrant Likely * r1 = machine nr, r2 = atags or dtb pointer.
791da177e4SLinus Torvalds *
801da177e4SLinus Torvalds * This code is mostly position independent, so if you link the kernel at
811da177e4SLinus Torvalds * 0xc0008000, you call this at __pa(0xc0008000).
821da177e4SLinus Torvalds *
831da177e4SLinus Torvalds * See linux/arch/arm/tools/mach-types for the complete list of machine
841da177e4SLinus Torvalds * numbers for r1.
851da177e4SLinus Torvalds *
861da177e4SLinus Torvalds * We're trying to keep crap to a minimum; DO NOT add any machine specific
871da177e4SLinus Torvalds * crap here - that's what the boot loader (or in extreme, well justified
881da177e4SLinus Torvalds * circumstances, zImage) is for.
891da177e4SLinus Torvalds */
90540b5738SDave Martin	.arm
91540b5738SDave Martin
922abc1c50STim Abbott	__HEAD
931da177e4SLinus TorvaldsENTRY(stext)
9497bcb0feSBen Dooks ARM_BE8(setend	be )			@ ensure we are in BE8 mode
95540b5738SDave Martin
9614327c66SRussell King THUMB(	badr	r9, 1f		)	@ Kernel is always entered in ARM.
97540b5738SDave Martin THUMB(	bx	r9		)	@ If this is a Thumb-2 kernel,
98540b5738SDave Martin THUMB(	.thumb			)	@ switch to Thumb now.
99540b5738SDave Martin THUMB(1:			)
100540b5738SDave Martin
10180c59dafSDave Martin#ifdef CONFIG_ARM_VIRT_EXT
10280c59dafSDave Martin	bl	__hyp_stub_install
10380c59dafSDave Martin#endif
10480c59dafSDave Martin	@ ensure svc mode and all interrupts masked
10580c59dafSDave Martin	safe_svcmode_maskall r9
10680c59dafSDave Martin
1070f44ba1dSRussell King	mrc	p15, 0, r9, c0, c0		@ get processor id
1081da177e4SLinus Torvalds	bl	__lookup_processor_type		@ r5=procinfo r9=cpuid
1091da177e4SLinus Torvalds	movs	r10, r5				@ invalid processor (r5=0)?
110a75e5248SDave Martin THUMB( it	eq )		@ force fixup-able long branch encoding
1111da177e4SLinus Torvalds	beq	__error_p			@ yes, error 'p'
1120eb0511dSRussell King
113294064f5SCatalin Marinas#ifdef CONFIG_ARM_LPAE
114294064f5SCatalin Marinas	mrc	p15, 0, r3, c0, c1, 4		@ read ID_MMFR0
115294064f5SCatalin Marinas	and	r3, r3, #0xf			@ extract VMSA support
116294064f5SCatalin Marinas	cmp	r3, #5				@ long-descriptor translation table format?
117294064f5SCatalin Marinas THUMB( it	lo )				@ force fixup-able long branch encoding
118b3634575SThomas Petazzoni	blo	__error_lpae			@ only classic page table format
119294064f5SCatalin Marinas#endif
120294064f5SCatalin Marinas
12172a20e22SRussell King#ifndef CONFIG_XIP_KERNEL
1223bcf906bSArd Biesheuvel	adr_l	r8, _text			@ __pa(_text)
1233bcf906bSArd Biesheuvel	sub	r8, r8, #TEXT_OFFSET		@ PHYS_OFFSET
12472a20e22SRussell King#else
125b713aa0bSRussell King	ldr	r8, =PLAT_PHYS_OFFSET		@ always constant in this case
12672a20e22SRussell King#endif
12772a20e22SRussell King
1280eb0511dSRussell King	/*
1294c2896e8SGrant Likely	 * r1 = machine no, r2 = atags or dtb,
13072a20e22SRussell King	 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
1310eb0511dSRussell King	 */
1329d20fdd5SBill Gatliff	bl	__vet_atags
133f00ec48fSRussell King#ifdef CONFIG_SMP_ON_UP
134f00ec48fSRussell King	bl	__fixup_smp
135f00ec48fSRussell King#endif
136dc21af99SRussell King#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
137dc21af99SRussell King	bl	__fixup_pv_table
138dc21af99SRussell King#endif
1391da177e4SLinus Torvalds	bl	__create_page_tables
1401da177e4SLinus Torvalds
1411da177e4SLinus Torvalds	/*
1421da177e4SLinus Torvalds	 * The following calls CPU specific code in a position independent
1431da177e4SLinus Torvalds	 * manner.  See arch/arm/mm/proc-*.S for details.  r10 = base of
1446fc31d54SRussell King	 * xxx_proc_info structure selected by __lookup_processor_type
145b2c3e38aSRussell King	 * above.
146b2c3e38aSRussell King	 *
147b2c3e38aSRussell King	 * The processor init function will be called with:
148b2c3e38aSRussell King	 *  r1 - machine type
149b2c3e38aSRussell King	 *  r2 - boot data (atags/dt) pointer
150b2c3e38aSRussell King	 *  r4 - translation table base (low word)
151b2c3e38aSRussell King	 *  r5 - translation table base (high word, if LPAE)
152b2c3e38aSRussell King	 *  r8 - translation table base 1 (pfn if LPAE)
153b2c3e38aSRussell King	 *  r9 - cpuid
154b2c3e38aSRussell King	 *  r13 - virtual address for __enable_mmu -> __turn_mmu_on
155b2c3e38aSRussell King	 *
156b2c3e38aSRussell King	 * On return, the CPU will be ready for the MMU to be turned on,
157b2c3e38aSRussell King	 * r0 will hold the CPU control register value, r1, r2, r4, and
158b2c3e38aSRussell King	 * r9 will be preserved.  r5 will also be preserved if LPAE.
1591da177e4SLinus Torvalds	 */
160a4ae4134SRussell King	ldr	r13, =__mmap_switched		@ address to jump to after
1611da177e4SLinus Torvalds						@ mmu has been enabled
16214327c66SRussell King	badr	lr, 1f				@ return (PIC) address
163b2c3e38aSRussell King#ifdef CONFIG_ARM_LPAE
164b2c3e38aSRussell King	mov	r5, #0				@ high TTBR0
165b2c3e38aSRussell King	mov	r8, r4, lsr #12			@ TTBR1 is swapper_pg_dir pfn
166b2c3e38aSRussell King#else
167d427958aSCatalin Marinas	mov	r8, r4				@ set TTBR1 to swapper_pg_dir
168b2c3e38aSRussell King#endif
169bf35706fSArd Biesheuvel	ldr	r12, [r10, #PROCINFO_INITFUNC]
170bf35706fSArd Biesheuvel	add	r12, r12, r10
171bf35706fSArd Biesheuvel	ret	r12
17200945010SRussell King1:	b	__enable_mmu
17393ed3970SCatalin MarinasENDPROC(stext)
174a4ae4134SRussell King	.ltorg
1751da177e4SLinus Torvalds
1761da177e4SLinus Torvalds/*
1771da177e4SLinus Torvalds * Setup the initial page tables.  We only setup the barest
1781da177e4SLinus Torvalds * amount which are required to get the kernel running, which
1791da177e4SLinus Torvalds * generally means mapping in the kernel code.
1801da177e4SLinus Torvalds *
18172a20e22SRussell King * r8 = phys_offset, r9 = cpuid, r10 = procinfo
1821da177e4SLinus Torvalds *
1831da177e4SLinus Torvalds * Returns:
184786f1b73SRussell King *  r0, r3, r5-r7 corrupted
185b2c3e38aSRussell King *  r4 = physical page table address
1861da177e4SLinus Torvalds */
1871da177e4SLinus Torvalds__create_page_tables:
18872a20e22SRussell King	pgtbl	r4, r8				@ page table address
1891da177e4SLinus Torvalds
1901da177e4SLinus Torvalds	/*
191e73fc88eSCatalin Marinas	 * Clear the swapper page table
1921da177e4SLinus Torvalds	 */
1931da177e4SLinus Torvalds	mov	r0, r4
1941da177e4SLinus Torvalds	mov	r3, #0
195e73fc88eSCatalin Marinas	add	r6, r0, #PG_DIR_SIZE
1961da177e4SLinus Torvalds1:	str	r3, [r0], #4
1971da177e4SLinus Torvalds	str	r3, [r0], #4
1981da177e4SLinus Torvalds	str	r3, [r0], #4
1991da177e4SLinus Torvalds	str	r3, [r0], #4
2001da177e4SLinus Torvalds	teq	r0, r6
2011da177e4SLinus Torvalds	bne	1b
2021da177e4SLinus Torvalds
2031b6ba46bSCatalin Marinas#ifdef CONFIG_ARM_LPAE
2041b6ba46bSCatalin Marinas	/*
2051b6ba46bSCatalin Marinas	 * Build the PGD table (first level) to point to the PMD table. A PGD
2061b6ba46bSCatalin Marinas	 * entry is 64-bit wide.
2071b6ba46bSCatalin Marinas	 */
2081b6ba46bSCatalin Marinas	mov	r0, r4
2091b6ba46bSCatalin Marinas	add	r3, r4, #0x1000			@ first PMD table address
2101b6ba46bSCatalin Marinas	orr	r3, r3, #3			@ PGD block type
2111b6ba46bSCatalin Marinas	mov	r6, #4				@ PTRS_PER_PGD
2121b6ba46bSCatalin Marinas	mov	r7, #1 << (55 - 32)		@ L_PGD_SWAPPER
213d61947a1SWill Deacon1:
214d61947a1SWill Deacon#ifdef CONFIG_CPU_ENDIAN_BE8
2151b6ba46bSCatalin Marinas	str	r7, [r0], #4			@ set top PGD entry bits
216d61947a1SWill Deacon	str	r3, [r0], #4			@ set bottom PGD entry bits
217d61947a1SWill Deacon#else
218d61947a1SWill Deacon	str	r3, [r0], #4			@ set bottom PGD entry bits
219d61947a1SWill Deacon	str	r7, [r0], #4			@ set top PGD entry bits
220d61947a1SWill Deacon#endif
2211b6ba46bSCatalin Marinas	add	r3, r3, #0x1000			@ next PMD table
2221b6ba46bSCatalin Marinas	subs	r6, r6, #1
2231b6ba46bSCatalin Marinas	bne	1b
2241b6ba46bSCatalin Marinas
2251b6ba46bSCatalin Marinas	add	r4, r4, #0x1000			@ point to the PMD tables
226d61947a1SWill Deacon#ifdef CONFIG_CPU_ENDIAN_BE8
227d61947a1SWill Deacon	add	r4, r4, #4			@ we only write the bottom word
228d61947a1SWill Deacon#endif
2291b6ba46bSCatalin Marinas#endif
2301b6ba46bSCatalin Marinas
2318799ee9fSRussell King	ldr	r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
2321da177e4SLinus Torvalds
2331da177e4SLinus Torvalds	/*
234786f1b73SRussell King	 * Create identity mapping to cater for __enable_mmu.
235786f1b73SRussell King	 * This identity mapping will be removed by paging_init().
2361da177e4SLinus Torvalds	 */
237172c34c9SArd Biesheuvel	adr_l	r5, __turn_mmu_on		@ _pa(__turn_mmu_on)
238172c34c9SArd Biesheuvel	adr_l	r6, __turn_mmu_on_end		@ _pa(__turn_mmu_on_end)
239e73fc88eSCatalin Marinas	mov	r5, r5, lsr #SECTION_SHIFT
240e73fc88eSCatalin Marinas	mov	r6, r6, lsr #SECTION_SHIFT
241786f1b73SRussell King
242e73fc88eSCatalin Marinas1:	orr	r3, r7, r5, lsl #SECTION_SHIFT	@ flags + kernel base
24339114538SMike Rapoport	str	r3, [r4, r5, lsl #PMD_ENTRY_ORDER]	@ identity mapping
244e73fc88eSCatalin Marinas	cmp	r5, r6
245e73fc88eSCatalin Marinas	addlo	r5, r5, #1			@ next section
246e73fc88eSCatalin Marinas	blo	1b
2471da177e4SLinus Torvalds
2481da177e4SLinus Torvalds	/*
249a91da545SLinus Walleij	 * The main matter: map in the kernel using section mappings, and
250a91da545SLinus Walleij	 * set two variables to indicate the physical start and end of the
251a91da545SLinus Walleij	 * kernel.
2521da177e4SLinus Torvalds	 */
25339114538SMike Rapoport	add	r0, r4, #KERNEL_OFFSET >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
2549fa16b77SNicolas Pitre	ldr	r6, =(_end - 1)
255a91da545SLinus Walleij	adr_l	r5, kernel_sec_start		@ _pa(kernel_sec_start)
25600568b8aSLABBE Corentin#if defined CONFIG_CPU_ENDIAN_BE8 || defined CONFIG_CPU_ENDIAN_BE32
257463dbba4SLinus Walleij	str	r8, [r5, #4]			@ Save physical start of kernel (BE)
258463dbba4SLinus Walleij#else
259463dbba4SLinus Walleij	str	r8, [r5]			@ Save physical start of kernel (LE)
260463dbba4SLinus Walleij#endif
261a91da545SLinus Walleij	orr	r3, r8, r7			@ Add the MMU flags
26239114538SMike Rapoport	add	r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ENTRY_ORDER)
26339114538SMike Rapoport1:	str	r3, [r0], #1 << PMD_ENTRY_ORDER
2649fa16b77SNicolas Pitre	add	r3, r3, #1 << SECTION_SHIFT
2659fa16b77SNicolas Pitre	cmp	r0, r6
2669fa16b77SNicolas Pitre	bls	1b
267a91da545SLinus Walleij	eor	r3, r3, r7			@ Remove the MMU flags
268a91da545SLinus Walleij	adr_l	r5, kernel_sec_end		@ _pa(kernel_sec_end)
26900568b8aSLABBE Corentin#if defined CONFIG_CPU_ENDIAN_BE8 || defined CONFIG_CPU_ENDIAN_BE32
270463dbba4SLinus Walleij	str	r3, [r5, #4]			@ Save physical end of kernel (BE)
271463dbba4SLinus Walleij#else
272463dbba4SLinus Walleij	str	r3, [r5]			@ Save physical end of kernel (LE)
273463dbba4SLinus Walleij#endif
2749fa16b77SNicolas Pitre
2759fa16b77SNicolas Pitre#ifdef CONFIG_XIP_KERNEL
2769fa16b77SNicolas Pitre	/*
2779fa16b77SNicolas Pitre	 * Map the kernel image separately as it is not located in RAM.
2789fa16b77SNicolas Pitre	 */
2799fa16b77SNicolas Pitre#define XIP_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
280786f1b73SRussell King	mov	r3, pc
281e73fc88eSCatalin Marinas	mov	r3, r3, lsr #SECTION_SHIFT
282e73fc88eSCatalin Marinas	orr	r3, r7, r3, lsl #SECTION_SHIFT
28339114538SMike Rapoport	add	r0, r4,  #(XIP_START & 0xff000000) >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
28439114538SMike Rapoport	str	r3, [r0, #((XIP_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ENTRY_ORDER]!
2859fa16b77SNicolas Pitre	ldr	r6, =(_edata_loc - 1)
28639114538SMike Rapoport	add	r0, r0, #1 << PMD_ENTRY_ORDER
28739114538SMike Rapoport	add	r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ENTRY_ORDER)
288e98ff7f6SNicolas Pitre1:	cmp	r0, r6
289e73fc88eSCatalin Marinas	add	r3, r3, #1 << SECTION_SHIFT
29039114538SMike Rapoport	strls	r3, [r0], #1 << PMD_ENTRY_ORDER
291e98ff7f6SNicolas Pitre	bls	1b
292ec3622d9SNicolas Pitre#endif
293ec3622d9SNicolas Pitre
2941da177e4SLinus Torvalds	/*
2959fa16b77SNicolas Pitre	 * Then map boot params address in r2 if specified.
2966f16f499SNicolas Pitre	 * We map 2 sections in case the ATAGs/DTB crosses a section boundary.
2971da177e4SLinus Torvalds	 */
298e73fc88eSCatalin Marinas	mov	r0, r2, lsr #SECTION_SHIFT
29910fce53cSArd Biesheuvel	cmp	r2, #0
30039114538SMike Rapoport	ldrne	r3, =FDT_FIXED_BASE >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
3017a1be318SArd Biesheuvel	addne	r3, r3, r4
30210fce53cSArd Biesheuvel	orrne	r6, r7, r0, lsl #SECTION_SHIFT
30339114538SMike Rapoport	strne	r6, [r3], #1 << PMD_ENTRY_ORDER
3046f16f499SNicolas Pitre	addne	r6, r6, #1 << SECTION_SHIFT
3059fa16b77SNicolas Pitre	strne	r6, [r3]
3061da177e4SLinus Torvalds
3074e1db26aSPaul Bolle#if defined(CONFIG_ARM_LPAE) && defined(CONFIG_CPU_ENDIAN_BE8)
308d61947a1SWill Deacon	sub	r4, r4, #4			@ Fixup page table pointer
309d61947a1SWill Deacon						@ for 64-bit descriptors
310d61947a1SWill Deacon#endif
311d61947a1SWill Deacon
312c77b0427SRussell King#ifdef CONFIG_DEBUG_LL
3139b5a146aSNicolas Pitre#if !defined(CONFIG_DEBUG_ICEDCC) && !defined(CONFIG_DEBUG_SEMIHOSTING)
3141da177e4SLinus Torvalds	/*
3151da177e4SLinus Torvalds	 * Map in IO space for serial debugging.
3161da177e4SLinus Torvalds	 * This allows debug messages to be output
3171da177e4SLinus Torvalds	 * via a serial console before paging_init.
3181da177e4SLinus Torvalds	 */
319639da5eeSNicolas Pitre	addruart r7, r3, r0
320c293393fSJeremy Kerr
321e73fc88eSCatalin Marinas	mov	r3, r3, lsr #SECTION_SHIFT
32239114538SMike Rapoport	mov	r3, r3, lsl #PMD_ENTRY_ORDER
323c293393fSJeremy Kerr
3241da177e4SLinus Torvalds	add	r0, r4, r3
325e73fc88eSCatalin Marinas	mov	r3, r7, lsr #SECTION_SHIFT
326c293393fSJeremy Kerr	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
327e73fc88eSCatalin Marinas	orr	r3, r7, r3, lsl #SECTION_SHIFT
3281b6ba46bSCatalin Marinas#ifdef CONFIG_ARM_LPAE
3291b6ba46bSCatalin Marinas	mov	r7, #1 << (54 - 32)		@ XN
330d61947a1SWill Deacon#ifdef CONFIG_CPU_ENDIAN_BE8
331d61947a1SWill Deacon	str	r7, [r0], #4
332d61947a1SWill Deacon	str	r3, [r0], #4
333d61947a1SWill Deacon#else
334d61947a1SWill Deacon	str	r3, [r0], #4
335d61947a1SWill Deacon	str	r7, [r0], #4
336d61947a1SWill Deacon#endif
3371b6ba46bSCatalin Marinas#else
3381b6ba46bSCatalin Marinas	orr	r3, r3, #PMD_SECT_XN
339f67860a7SNicolas Pitre	str	r3, [r0], #4
3401b6ba46bSCatalin Marinas#endif
341c293393fSJeremy Kerr
3429b5a146aSNicolas Pitre#else /* CONFIG_DEBUG_ICEDCC || CONFIG_DEBUG_SEMIHOSTING */
3439b5a146aSNicolas Pitre	/* we don't need any serial debugging mappings */
344c293393fSJeremy Kerr	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
3459b5a146aSNicolas Pitre#endif
346c293393fSJeremy Kerr
34750f6f34eSArnd Bergmann#if defined(CONFIG_ARCH_NETWINDER)
3481da177e4SLinus Torvalds	/*
3493c0bdac3SRussell King	 * If we're using the NetWinder or CATS, we also need to map
3503c0bdac3SRussell King	 * in the 16550-type serial port for the debug messages
3511da177e4SLinus Torvalds	 */
35239114538SMike Rapoport	add	r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
353c77b0427SRussell King	orr	r3, r7, #0x7c000000
354c77b0427SRussell King	str	r3, [r0]
3551da177e4SLinus Torvalds#endif
3561da177e4SLinus Torvalds#ifdef CONFIG_ARCH_RPC
3571da177e4SLinus Torvalds	/*
3581da177e4SLinus Torvalds	 * Map in screen at 0x02000000 & SCREEN2_BASE
3591da177e4SLinus Torvalds	 * Similar reasons here - for debug.  This is
3601da177e4SLinus Torvalds	 * only for Acorn RiscPC architectures.
3611da177e4SLinus Torvalds	 */
36239114538SMike Rapoport	add	r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
363c77b0427SRussell King	orr	r3, r7, #0x02000000
3641da177e4SLinus Torvalds	str	r3, [r0]
36539114538SMike Rapoport	add	r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
3661da177e4SLinus Torvalds	str	r3, [r0]
3671da177e4SLinus Torvalds#endif
368c77b0427SRussell King#endif
3691b6ba46bSCatalin Marinas#ifdef CONFIG_ARM_LPAE
3701b6ba46bSCatalin Marinas	sub	r4, r4, #0x1000		@ point to the PGD table
3711b6ba46bSCatalin Marinas#endif
3726ebbf2ceSRussell King	ret	lr
37393ed3970SCatalin MarinasENDPROC(__create_page_tables)
3741da177e4SLinus Torvalds	.ltorg
3751da177e4SLinus Torvalds
37600945010SRussell King#if defined(CONFIG_SMP)
3772449189bSRussell King	.text
378bafe5865SStephen Boyd	.arm
379c07b5fd0SYingjoe ChenENTRY(secondary_startup_arm)
38014327c66SRussell King THUMB(	badr	r9, 1f		)	@ Kernel is entered in ARM.
381bafe5865SStephen Boyd THUMB(	bx	r9		)	@ If this is a Thumb-2 kernel,
382bafe5865SStephen Boyd THUMB(	.thumb			)	@ switch to Thumb now.
383bafe5865SStephen Boyd THUMB(1:			)
38400945010SRussell KingENTRY(secondary_startup)
38500945010SRussell King	/*
38600945010SRussell King	 * Common entry point for secondary CPUs.
38700945010SRussell King	 *
38800945010SRussell King	 * Ensure that we're in SVC mode, and IRQs are disabled.  Lookup
38900945010SRussell King	 * the processor type - there is no need to check the machine type
39000945010SRussell King	 * as it has already been validated by the primary processor.
39100945010SRussell King	 */
39297bcb0feSBen Dooks
39397bcb0feSBen Dooks ARM_BE8(setend	be)				@ ensure we are in BE8 mode
39497bcb0feSBen Dooks
39580c59dafSDave Martin#ifdef CONFIG_ARM_VIRT_EXT
3966e484be1SMarc Zyngier	bl	__hyp_stub_install_secondary
39780c59dafSDave Martin#endif
39880c59dafSDave Martin	safe_svcmode_maskall r9
39980c59dafSDave Martin
40000945010SRussell King	mrc	p15, 0, r9, c0, c0		@ get processor id
40100945010SRussell King	bl	__lookup_processor_type
40200945010SRussell King	movs	r10, r5				@ invalid processor?
40300945010SRussell King	moveq	r0, #'p'			@ yes, error 'p'
404a75e5248SDave Martin THUMB( it	eq )		@ force fixup-able long branch encoding
40500945010SRussell King	beq	__error_p
40600945010SRussell King
40700945010SRussell King	/*
40800945010SRussell King	 * Use the page tables supplied from  __cpu_up.
40900945010SRussell King	 */
41091580f0dSArd Biesheuvel	adr_l	r3, secondary_data
41191580f0dSArd Biesheuvel	mov_l	r12, __secondary_switched
412bc2eca9aSNicolas Pitre	ldrd	r4, r5, [r3, #0]		@ get secondary_data.pgdir
413998ef5d8SGregory CLEMENTARM_BE8(eor	r4, r4, r5)			@ Swap r5 and r4 in BE:
414998ef5d8SGregory CLEMENTARM_BE8(eor	r5, r4, r5)			@ it can be done in 3 steps
415998ef5d8SGregory CLEMENTARM_BE8(eor	r4, r4, r5)			@ without using a temp reg.
416b2c3e38aSRussell King	ldr	r8, [r3, #8]			@ get secondary_data.swapper_pg_dir
41714327c66SRussell King	badr	lr, __enable_mmu		@ return address
41800945010SRussell King	mov	r13, r12			@ __secondary_switched address
419bf35706fSArd Biesheuvel	ldr	r12, [r10, #PROCINFO_INITFUNC]
420bf35706fSArd Biesheuvel	add	r12, r12, r10			@ initialise processor
42100945010SRussell King						@ (return control reg)
422bf35706fSArd Biesheuvel	ret	r12
42300945010SRussell KingENDPROC(secondary_startup)
424bafe5865SStephen BoydENDPROC(secondary_startup_arm)
42500945010SRussell King
42600945010SRussell KingENTRY(__secondary_switched)
4278b806b82SArd Biesheuvel#if defined(CONFIG_VMAP_STACK) && !defined(CONFIG_ARM_LPAE)
4288b806b82SArd Biesheuvel	@ Before using the vmap'ed stack, we have to switch to swapper_pg_dir
4298b806b82SArd Biesheuvel	@ as the ID map does not cover the vmalloc region.
4308b806b82SArd Biesheuvel	mrc	p15, 0, ip, c2, c0, 1	@ read TTBR1
4318b806b82SArd Biesheuvel	mcr	p15, 0, ip, c2, c0, 0	@ set TTBR0
4328b806b82SArd Biesheuvel	instr_sync
4338b806b82SArd Biesheuvel#endif
43419f29aebSKeith Packard	adr_l	r7, secondary_data + 12		@ get secondary_data.stack
43519f29aebSKeith Packard	ldr	sp, [r7]
43619f29aebSKeith Packard	ldr	r0, [r7, #4]			@ get secondary_data.task
43700945010SRussell King	mov	fp, #0
43800945010SRussell King	b	secondary_start_kernel
43900945010SRussell KingENDPROC(__secondary_switched)
44000945010SRussell King
44100945010SRussell King#endif /* defined(CONFIG_SMP) */
44200945010SRussell King
44300945010SRussell King
44400945010SRussell King
44500945010SRussell King/*
44600945010SRussell King * Setup common bits before finally enabling the MMU.  Essentially
44700945010SRussell King * this is just loading the page table pointer and domain access
448b2c3e38aSRussell King * registers.  All these registers need to be preserved by the
449b2c3e38aSRussell King * processor setup function (or set in the case of r0)
450865a4faeSRussell King *
451865a4faeSRussell King *  r0  = cp#15 control register
452865a4faeSRussell King *  r1  = machine ID
4534c2896e8SGrant Likely *  r2  = atags or dtb pointer
454b2c3e38aSRussell King *  r4  = TTBR pointer (low word)
455b2c3e38aSRussell King *  r5  = TTBR pointer (high word if LPAE)
456865a4faeSRussell King *  r9  = processor ID
457865a4faeSRussell King *  r13 = *virtual* address to jump to upon completion
45800945010SRussell King */
45900945010SRussell King__enable_mmu:
4608428e84dSCatalin Marinas#if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
46100945010SRussell King	orr	r0, r0, #CR_A
46200945010SRussell King#else
46300945010SRussell King	bic	r0, r0, #CR_A
46400945010SRussell King#endif
46500945010SRussell King#ifdef CONFIG_CPU_DCACHE_DISABLE
46600945010SRussell King	bic	r0, r0, #CR_C
46700945010SRussell King#endif
46800945010SRussell King#ifdef CONFIG_CPU_BPREDICT_DISABLE
46900945010SRussell King	bic	r0, r0, #CR_Z
47000945010SRussell King#endif
47100945010SRussell King#ifdef CONFIG_CPU_ICACHE_DISABLE
47200945010SRussell King	bic	r0, r0, #CR_I
47300945010SRussell King#endif
474b2c3e38aSRussell King#ifdef CONFIG_ARM_LPAE
475b2c3e38aSRussell King	mcrr	p15, 0, r4, r5, c2		@ load TTBR0
476b2c3e38aSRussell King#else
4770171356aSRussell King	mov	r5, #DACR_INIT
47800945010SRussell King	mcr	p15, 0, r5, c3, c0, 0		@ load domain access register
47900945010SRussell King	mcr	p15, 0, r4, c2, c0, 0		@ load page table pointer
4801b6ba46bSCatalin Marinas#endif
48100945010SRussell King	b	__turn_mmu_on
48200945010SRussell KingENDPROC(__enable_mmu)
48300945010SRussell King
48400945010SRussell King/*
48500945010SRussell King * Enable the MMU.  This completely changes the structure of the visible
48600945010SRussell King * memory space.  You will not be able to trace execution through this.
48700945010SRussell King * If you have an enquiry about this, *please* check the linux-arm-kernel
48800945010SRussell King * mailing list archives BEFORE sending another post to the list.
48900945010SRussell King *
49000945010SRussell King *  r0  = cp#15 control register
491865a4faeSRussell King *  r1  = machine ID
4924c2896e8SGrant Likely *  r2  = atags or dtb pointer
493865a4faeSRussell King *  r9  = processor ID
49400945010SRussell King *  r13 = *virtual* address to jump to upon completion
49500945010SRussell King *
49600945010SRussell King * other registers depend on the function called upon completion
49700945010SRussell King */
49800945010SRussell King	.align	5
4994e8ee7deSWill Deacon	.pushsection	.idmap.text, "ax"
5004e8ee7deSWill DeaconENTRY(__turn_mmu_on)
50100945010SRussell King	mov	r0, r0
502d675d0bcSWill Deacon	instr_sync
50300945010SRussell King	mcr	p15, 0, r0, c1, c0, 0		@ write control reg
50400945010SRussell King	mrc	p15, 0, r3, c0, c0, 0		@ read id reg
505d675d0bcSWill Deacon	instr_sync
50600945010SRussell King	mov	r3, r3
50700945010SRussell King	mov	r3, r13
5086ebbf2ceSRussell King	ret	r3
50972662e01SWill Deacon__turn_mmu_on_end:
51000945010SRussell KingENDPROC(__turn_mmu_on)
5114e8ee7deSWill Deacon	.popsection
51200945010SRussell King
5131da177e4SLinus Torvalds
514f00ec48fSRussell King#ifdef CONFIG_SMP_ON_UP
5151dc5455fSRob Herring	__HEAD
516f00ec48fSRussell King__fixup_smp:
517e98ff0f5SRussell King	and	r3, r9, #0x000f0000	@ architecture version
518e98ff0f5SRussell King	teq	r3, #0x000f0000		@ CPU ID supported?
519f00ec48fSRussell King	bne	__fixup_smp_on_up	@ no, assume UP
520f00ec48fSRussell King
521e98ff0f5SRussell King	bic	r3, r9, #0x00ff0000
522e98ff0f5SRussell King	bic	r3, r3, #0x0000000f	@ mask 0xff00fff0
523e98ff0f5SRussell King	mov	r4, #0x41000000
5240eb0511dSRussell King	orr	r4, r4, #0x0000b000
525e98ff0f5SRussell King	orr	r4, r4, #0x00000020	@ val 0x4100b020
526e98ff0f5SRussell King	teq	r3, r4			@ ARM 11MPCore?
5276ebbf2ceSRussell King	reteq	lr			@ yes, assume SMP
528f00ec48fSRussell King
529f00ec48fSRussell King	mrc	p15, 0, r0, c0, c0, 5	@ read MPIDR
530e98ff0f5SRussell King	and	r0, r0, #0xc0000000	@ multiprocessing extensions and
531e98ff0f5SRussell King	teq	r0, #0x80000000		@ not part of a uniprocessor system?
532bc41b872SSantosh Shilimkar	bne    __fixup_smp_on_up	@ no, assume UP
533bc41b872SSantosh Shilimkar
534bc41b872SSantosh Shilimkar	@ Core indicates it is SMP. Check for Aegis SOC where a single
535bc41b872SSantosh Shilimkar	@ Cortex-A9 CPU is present but SMP operations fault.
536bc41b872SSantosh Shilimkar	mov	r4, #0x41000000
537bc41b872SSantosh Shilimkar	orr	r4, r4, #0x0000c000
538bc41b872SSantosh Shilimkar	orr	r4, r4, #0x00000090
539bc41b872SSantosh Shilimkar	teq	r3, r4			@ Check for ARM Cortex-A9
5406ebbf2ceSRussell King	retne	lr			@ Not ARM Cortex-A9,
541bc41b872SSantosh Shilimkar
542bc41b872SSantosh Shilimkar	@ If a future SoC *does* use 0x0 as the PERIPH_BASE, then the
543bc41b872SSantosh Shilimkar	@ below address check will need to be #ifdef'd or equivalent
544bc41b872SSantosh Shilimkar	@ for the Aegis platform.
545bc41b872SSantosh Shilimkar	mrc	p15, 4, r0, c15, c0	@ get SCU base address
546bc41b872SSantosh Shilimkar	teq	r0, #0x0		@ '0' on actual UP A9 hardware
547bc41b872SSantosh Shilimkar	beq	__fixup_smp_on_up	@ So its an A9 UP
548bc41b872SSantosh Shilimkar	ldr	r0, [r0, #4]		@ read SCU Config
54910593b2eSVictor KamenskyARM_BE8(rev	r0, r0)			@ byteswap if big endian
550bc41b872SSantosh Shilimkar	and	r0, r0, #0x3		@ number of CPUs
551bc41b872SSantosh Shilimkar	teq	r0, #0x0		@ is 1?
5526ebbf2ceSRussell King	retne	lr
553f00ec48fSRussell King
554f00ec48fSRussell King__fixup_smp_on_up:
55559d2f282SArd Biesheuvel	adr_l	r4, __smpalt_begin
55659d2f282SArd Biesheuvel	adr_l	r5, __smpalt_end
5574a9cb360SRussell King	b	__do_fixup_smp_on_up
558f00ec48fSRussell KingENDPROC(__fixup_smp)
559f00ec48fSRussell King
560f00ec48fSRussell King	.pushsection .data
5611abd3502SRussell King	.align	2
562f00ec48fSRussell King	.globl	smp_on_up
563f00ec48fSRussell Kingsmp_on_up:
564f00ec48fSRussell King	ALT_SMP(.long	1)
565f00ec48fSRussell King	ALT_UP(.long	0)
566f00ec48fSRussell King	.popsection
567f00ec48fSRussell King#endif
568f00ec48fSRussell King
5694a9cb360SRussell King	.text
5704a9cb360SRussell King__do_fixup_smp_on_up:
5714a9cb360SRussell King	cmp	r4, r5
5726ebbf2ceSRussell King	reths	lr
573450abd38SArd Biesheuvel	ldmia	r4, {r0, r6}
574450abd38SArd Biesheuvel ARM(	str	r6, [r0, r4]	)
575450abd38SArd Biesheuvel THUMB(	add	r0, r0, r4	)
576450abd38SArd Biesheuvel	add	r4, r4, #8
5774a9cb360SRussell King#ifdef __ARMEB__
5784a9cb360SRussell King THUMB(	mov	r6, r6, ror #16	)	@ Convert word order for big-endian.
5794a9cb360SRussell King#endif
5804a9cb360SRussell King THUMB(	strh	r6, [r0], #2	)	@ For Thumb-2, store as two halfwords
581450abd38SArd Biesheuvel THUMB(	mov	r6, r6, lsr #16	)	@ to be robust against misaligned r0.
5824a9cb360SRussell King THUMB(	strh	r6, [r0]	)
5834a9cb360SRussell King	b	__do_fixup_smp_on_up
5844a9cb360SRussell KingENDPROC(__do_fixup_smp_on_up)
5854a9cb360SRussell King
5864a9cb360SRussell KingENTRY(fixup_smp)
5874a9cb360SRussell King	stmfd	sp!, {r4 - r6, lr}
5884a9cb360SRussell King	mov	r4, r0
5894a9cb360SRussell King	add	r5, r0, r1
5904a9cb360SRussell King	bl	__do_fixup_smp_on_up
5914a9cb360SRussell King	ldmfd	sp!, {r4 - r6, pc}
5924a9cb360SRussell KingENDPROC(fixup_smp)
5934a9cb360SRussell King
59475d90832SHyok S. Choi#include "head-common.S"
595