xref: /openbmc/linux/arch/arm/include/asm/ptrace.h (revision 5be6f62b)
1 /*
2  *  arch/arm/include/asm/ptrace.h
3  *
4  *  Copyright (C) 1996-2003 Russell King
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License version 2 as
8  * published by the Free Software Foundation.
9  */
10 #ifndef __ASM_ARM_PTRACE_H
11 #define __ASM_ARM_PTRACE_H
12 
13 #include <asm/hwcap.h>
14 
15 #define PTRACE_GETREGS		12
16 #define PTRACE_SETREGS		13
17 #define PTRACE_GETFPREGS	14
18 #define PTRACE_SETFPREGS	15
19 /* PTRACE_ATTACH is 16 */
20 /* PTRACE_DETACH is 17 */
21 #define PTRACE_GETWMMXREGS	18
22 #define PTRACE_SETWMMXREGS	19
23 /* 20 is unused */
24 #define PTRACE_OLDSETOPTIONS	21
25 #define PTRACE_GET_THREAD_AREA	22
26 #define PTRACE_SET_SYSCALL	23
27 /* PTRACE_SYSCALL is 24 */
28 #define PTRACE_GETCRUNCHREGS	25
29 #define PTRACE_SETCRUNCHREGS	26
30 #define PTRACE_GETVFPREGS	27
31 #define PTRACE_SETVFPREGS	28
32 #define PTRACE_GETHBPREGS	29
33 #define PTRACE_SETHBPREGS	30
34 
35 /*
36  * PSR bits
37  */
38 #define USR26_MODE	0x00000000
39 #define FIQ26_MODE	0x00000001
40 #define IRQ26_MODE	0x00000002
41 #define SVC26_MODE	0x00000003
42 #define USR_MODE	0x00000010
43 #define FIQ_MODE	0x00000011
44 #define IRQ_MODE	0x00000012
45 #define SVC_MODE	0x00000013
46 #define ABT_MODE	0x00000017
47 #define UND_MODE	0x0000001b
48 #define SYSTEM_MODE	0x0000001f
49 #define MODE32_BIT	0x00000010
50 #define MODE_MASK	0x0000001f
51 #define PSR_T_BIT	0x00000020
52 #define PSR_F_BIT	0x00000040
53 #define PSR_I_BIT	0x00000080
54 #define PSR_A_BIT	0x00000100
55 #define PSR_E_BIT	0x00000200
56 #define PSR_J_BIT	0x01000000
57 #define PSR_Q_BIT	0x08000000
58 #define PSR_V_BIT	0x10000000
59 #define PSR_C_BIT	0x20000000
60 #define PSR_Z_BIT	0x40000000
61 #define PSR_N_BIT	0x80000000
62 
63 /*
64  * Groups of PSR bits
65  */
66 #define PSR_f		0xff000000	/* Flags		*/
67 #define PSR_s		0x00ff0000	/* Status		*/
68 #define PSR_x		0x0000ff00	/* Extension		*/
69 #define PSR_c		0x000000ff	/* Control		*/
70 
71 /*
72  * ARMv7 groups of APSR bits
73  */
74 #define PSR_ISET_MASK	0x01000010	/* ISA state (J, T) mask */
75 #define PSR_IT_MASK	0x0600fc00	/* If-Then execution state mask */
76 #define PSR_ENDIAN_MASK	0x00000200	/* Endianness state mask */
77 
78 /*
79  * Default endianness state
80  */
81 #ifdef CONFIG_CPU_ENDIAN_BE8
82 #define PSR_ENDSTATE	PSR_E_BIT
83 #else
84 #define PSR_ENDSTATE	0
85 #endif
86 
87 /*
88  * These are 'magic' values for PTRACE_PEEKUSR that return info about where a
89  * process is located in memory.
90  */
91 #define PT_TEXT_ADDR		0x10000
92 #define PT_DATA_ADDR		0x10004
93 #define PT_TEXT_END_ADDR	0x10008
94 
95 #ifndef __ASSEMBLY__
96 
97 /*
98  * This struct defines the way the registers are stored on the
99  * stack during a system call.  Note that sizeof(struct pt_regs)
100  * has to be a multiple of 8.
101  */
102 #ifndef __KERNEL__
103 struct pt_regs {
104 	long uregs[18];
105 };
106 #else /* __KERNEL__ */
107 struct pt_regs {
108 	unsigned long uregs[18];
109 };
110 #endif /* __KERNEL__ */
111 
112 #define ARM_cpsr	uregs[16]
113 #define ARM_pc		uregs[15]
114 #define ARM_lr		uregs[14]
115 #define ARM_sp		uregs[13]
116 #define ARM_ip		uregs[12]
117 #define ARM_fp		uregs[11]
118 #define ARM_r10		uregs[10]
119 #define ARM_r9		uregs[9]
120 #define ARM_r8		uregs[8]
121 #define ARM_r7		uregs[7]
122 #define ARM_r6		uregs[6]
123 #define ARM_r5		uregs[5]
124 #define ARM_r4		uregs[4]
125 #define ARM_r3		uregs[3]
126 #define ARM_r2		uregs[2]
127 #define ARM_r1		uregs[1]
128 #define ARM_r0		uregs[0]
129 #define ARM_ORIG_r0	uregs[17]
130 
131 /*
132  * The size of the user-visible VFP state as seen by PTRACE_GET/SETVFPREGS
133  * and core dumps.
134  */
135 #define ARM_VFPREGS_SIZE ( 32 * 8 /*fpregs*/ + 4 /*fpscr*/ )
136 
137 #ifdef __KERNEL__
138 
139 #define user_mode(regs)	\
140 	(((regs)->ARM_cpsr & 0xf) == 0)
141 
142 #ifdef CONFIG_ARM_THUMB
143 #define thumb_mode(regs) \
144 	(((regs)->ARM_cpsr & PSR_T_BIT))
145 #else
146 #define thumb_mode(regs) (0)
147 #endif
148 
149 #define isa_mode(regs) \
150 	((((regs)->ARM_cpsr & PSR_J_BIT) >> 23) | \
151 	 (((regs)->ARM_cpsr & PSR_T_BIT) >> 5))
152 
153 #define processor_mode(regs) \
154 	((regs)->ARM_cpsr & MODE_MASK)
155 
156 #define interrupts_enabled(regs) \
157 	(!((regs)->ARM_cpsr & PSR_I_BIT))
158 
159 #define fast_interrupts_enabled(regs) \
160 	(!((regs)->ARM_cpsr & PSR_F_BIT))
161 
162 /* Are the current registers suitable for user mode?
163  * (used to maintain security in signal handlers)
164  */
165 static inline int valid_user_regs(struct pt_regs *regs)
166 {
167 	unsigned long mode = regs->ARM_cpsr & MODE_MASK;
168 
169 	/*
170 	 * Always clear the F (FIQ) and A (delayed abort) bits
171 	 */
172 	regs->ARM_cpsr &= ~(PSR_F_BIT | PSR_A_BIT);
173 
174 	if ((regs->ARM_cpsr & PSR_I_BIT) == 0) {
175 		if (mode == USR_MODE)
176 			return 1;
177 		if (elf_hwcap & HWCAP_26BIT && mode == USR26_MODE)
178 			return 1;
179 	}
180 
181 	/*
182 	 * Force CPSR to something logical...
183 	 */
184 	regs->ARM_cpsr &= PSR_f | PSR_s | PSR_x | PSR_T_BIT | MODE32_BIT;
185 	if (!(elf_hwcap & HWCAP_26BIT))
186 		regs->ARM_cpsr |= USR_MODE;
187 
188 	return 0;
189 }
190 
191 #define instruction_pointer(regs)	(regs)->ARM_pc
192 
193 #ifdef CONFIG_SMP
194 extern unsigned long profile_pc(struct pt_regs *regs);
195 #else
196 #define profile_pc(regs) instruction_pointer(regs)
197 #endif
198 
199 #define predicate(x)		((x) & 0xf0000000)
200 #define PREDICATE_ALWAYS	0xe0000000
201 
202 /*
203  * kprobe-based event tracer support
204  */
205 #include <linux/stddef.h>
206 #include <linux/types.h>
207 #define MAX_REG_OFFSET (offsetof(struct pt_regs, ARM_ORIG_r0))
208 
209 extern int regs_query_register_offset(const char *name);
210 extern const char *regs_query_register_name(unsigned int offset);
211 extern bool regs_within_kernel_stack(struct pt_regs *regs, unsigned long addr);
212 extern unsigned long regs_get_kernel_stack_nth(struct pt_regs *regs,
213 					       unsigned int n);
214 
215 /**
216  * regs_get_register() - get register value from its offset
217  * @regs:	   pt_regs from which register value is gotten
218  * @offset:    offset number of the register.
219  *
220  * regs_get_register returns the value of a register whose offset from @regs.
221  * The @offset is the offset of the register in struct pt_regs.
222  * If @offset is bigger than MAX_REG_OFFSET, this returns 0.
223  */
224 static inline unsigned long regs_get_register(struct pt_regs *regs,
225 					      unsigned int offset)
226 {
227 	if (unlikely(offset > MAX_REG_OFFSET))
228 		return 0;
229 	return *(unsigned long *)((unsigned long)regs + offset);
230 }
231 
232 /* Valid only for Kernel mode traps. */
233 static inline unsigned long kernel_stack_pointer(struct pt_regs *regs)
234 {
235 	return regs->ARM_sp;
236 }
237 
238 #endif /* __KERNEL__ */
239 
240 #endif /* __ASSEMBLY__ */
241 
242 #endif
243 
244