xref: /openbmc/linux/arch/arm/include/asm/assembler.h (revision b3ab60b1)
1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
24baa9922SRussell King /*
34baa9922SRussell King  *  arch/arm/include/asm/assembler.h
44baa9922SRussell King  *
54baa9922SRussell King  *  Copyright (C) 1996-2000 Russell King
64baa9922SRussell King  *
74baa9922SRussell King  *  This file contains arm architecture specific defines
84baa9922SRussell King  *  for the different processors.
94baa9922SRussell King  *
104baa9922SRussell King  *  Do not include any C declarations in this file - it is included by
114baa9922SRussell King  *  assembler source.
124baa9922SRussell King  */
132bc58a6fSMagnus Damm #ifndef __ASM_ASSEMBLER_H__
142bc58a6fSMagnus Damm #define __ASM_ASSEMBLER_H__
152bc58a6fSMagnus Damm 
164baa9922SRussell King #ifndef __ASSEMBLY__
174baa9922SRussell King #error "Only include this from assembly code"
184baa9922SRussell King #endif
194baa9922SRussell King 
204baa9922SRussell King #include <asm/ptrace.h>
2180c59dafSDave Martin #include <asm/opcodes-virt.h>
220b1f68e8SCatalin Marinas #include <asm/asm-offsets.h>
239a2b51b6SAndrey Ryabinin #include <asm/page.h>
249a2b51b6SAndrey Ryabinin #include <asm/thread_info.h>
25747ffc2fSRussell King #include <asm/uaccess-asm.h>
264baa9922SRussell King 
276f6f6a70SRob Herring #define IOMEM(x)	(x)
286f6f6a70SRob Herring 
294baa9922SRussell King /*
304baa9922SRussell King  * Endian independent macros for shifting bytes within registers.
314baa9922SRussell King  */
324baa9922SRussell King #ifndef __ARMEB__
33d98b90eaSVictor Kamensky #define lspull          lsr
34d98b90eaSVictor Kamensky #define lspush          lsl
354baa9922SRussell King #define get_byte_0      lsl #0
364baa9922SRussell King #define get_byte_1	lsr #8
374baa9922SRussell King #define get_byte_2	lsr #16
384baa9922SRussell King #define get_byte_3	lsr #24
394baa9922SRussell King #define put_byte_0      lsl #0
404baa9922SRussell King #define put_byte_1	lsl #8
414baa9922SRussell King #define put_byte_2	lsl #16
424baa9922SRussell King #define put_byte_3	lsl #24
434baa9922SRussell King #else
44d98b90eaSVictor Kamensky #define lspull          lsl
45d98b90eaSVictor Kamensky #define lspush          lsr
464baa9922SRussell King #define get_byte_0	lsr #24
474baa9922SRussell King #define get_byte_1	lsr #16
484baa9922SRussell King #define get_byte_2	lsr #8
494baa9922SRussell King #define get_byte_3      lsl #0
504baa9922SRussell King #define put_byte_0	lsl #24
514baa9922SRussell King #define put_byte_1	lsl #16
524baa9922SRussell King #define put_byte_2	lsl #8
534baa9922SRussell King #define put_byte_3      lsl #0
544baa9922SRussell King #endif
554baa9922SRussell King 
56457c2403SBen Dooks /* Select code for any configuration running in BE8 mode */
57457c2403SBen Dooks #ifdef CONFIG_CPU_ENDIAN_BE8
58457c2403SBen Dooks #define ARM_BE8(code...) code
59457c2403SBen Dooks #else
60457c2403SBen Dooks #define ARM_BE8(code...)
61457c2403SBen Dooks #endif
62457c2403SBen Dooks 
634baa9922SRussell King /*
644baa9922SRussell King  * Data preload for architectures that support it
654baa9922SRussell King  */
664baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 5
674baa9922SRussell King #define PLD(code...)	code
684baa9922SRussell King #else
694baa9922SRussell King #define PLD(code...)
704baa9922SRussell King #endif
714baa9922SRussell King 
724baa9922SRussell King /*
734baa9922SRussell King  * This can be used to enable code to cacheline align the destination
744baa9922SRussell King  * pointer when bulk writing to memory.  Experiments on StrongARM and
754baa9922SRussell King  * XScale didn't show this a worthwhile thing to do when the cache is not
764baa9922SRussell King  * set to write-allocate (this would need further testing on XScale when WA
774baa9922SRussell King  * is used).
784baa9922SRussell King  *
794baa9922SRussell King  * On Feroceon there is much to gain however, regardless of cache mode.
804baa9922SRussell King  */
814baa9922SRussell King #ifdef CONFIG_CPU_FEROCEON
824baa9922SRussell King #define CALGN(code...) code
834baa9922SRussell King #else
844baa9922SRussell King #define CALGN(code...)
854baa9922SRussell King #endif
864baa9922SRussell King 
87ffa47aa6SArnd Bergmann #define IMM12_MASK 0xfff
88ffa47aa6SArnd Bergmann 
894baa9922SRussell King /*
904baa9922SRussell King  * Enable and disable interrupts
914baa9922SRussell King  */
924baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6
930d928b0bSUwe Kleine-König 	.macro	disable_irq_notrace
944baa9922SRussell King 	cpsid	i
954baa9922SRussell King 	.endm
964baa9922SRussell King 
970d928b0bSUwe Kleine-König 	.macro	enable_irq_notrace
984baa9922SRussell King 	cpsie	i
994baa9922SRussell King 	.endm
1004baa9922SRussell King #else
1010d928b0bSUwe Kleine-König 	.macro	disable_irq_notrace
1024baa9922SRussell King 	msr	cpsr_c, #PSR_I_BIT | SVC_MODE
1034baa9922SRussell King 	.endm
1044baa9922SRussell King 
1050d928b0bSUwe Kleine-König 	.macro	enable_irq_notrace
1064baa9922SRussell King 	msr	cpsr_c, #SVC_MODE
1074baa9922SRussell King 	.endm
1084baa9922SRussell King #endif
1094baa9922SRussell King 
1103302caddSRussell King 	.macro asm_trace_hardirqs_off, save=1
1110d928b0bSUwe Kleine-König #if defined(CONFIG_TRACE_IRQFLAGS)
1123302caddSRussell King 	.if \save
1130d928b0bSUwe Kleine-König 	stmdb   sp!, {r0-r3, ip, lr}
1143302caddSRussell King 	.endif
1150d928b0bSUwe Kleine-König 	bl	trace_hardirqs_off
1163302caddSRussell King 	.if \save
1170d928b0bSUwe Kleine-König 	ldmia	sp!, {r0-r3, ip, lr}
1183302caddSRussell King 	.endif
1190d928b0bSUwe Kleine-König #endif
1200d928b0bSUwe Kleine-König 	.endm
1210d928b0bSUwe Kleine-König 
1223302caddSRussell King 	.macro asm_trace_hardirqs_on, cond=al, save=1
1230d928b0bSUwe Kleine-König #if defined(CONFIG_TRACE_IRQFLAGS)
1240d928b0bSUwe Kleine-König 	/*
1250d928b0bSUwe Kleine-König 	 * actually the registers should be pushed and pop'd conditionally, but
1260d928b0bSUwe Kleine-König 	 * after bl the flags are certainly clobbered
1270d928b0bSUwe Kleine-König 	 */
1283302caddSRussell King 	.if \save
1290d928b0bSUwe Kleine-König 	stmdb   sp!, {r0-r3, ip, lr}
1303302caddSRussell King 	.endif
1310d928b0bSUwe Kleine-König 	bl\cond	trace_hardirqs_on
1323302caddSRussell King 	.if \save
1330d928b0bSUwe Kleine-König 	ldmia	sp!, {r0-r3, ip, lr}
1343302caddSRussell King 	.endif
1350d928b0bSUwe Kleine-König #endif
1360d928b0bSUwe Kleine-König 	.endm
1370d928b0bSUwe Kleine-König 
1383302caddSRussell King 	.macro disable_irq, save=1
1390d928b0bSUwe Kleine-König 	disable_irq_notrace
1403302caddSRussell King 	asm_trace_hardirqs_off \save
1410d928b0bSUwe Kleine-König 	.endm
1420d928b0bSUwe Kleine-König 
1430d928b0bSUwe Kleine-König 	.macro enable_irq
1440d928b0bSUwe Kleine-König 	asm_trace_hardirqs_on
1450d928b0bSUwe Kleine-König 	enable_irq_notrace
1460d928b0bSUwe Kleine-König 	.endm
1474baa9922SRussell King /*
1484baa9922SRussell King  * Save the current IRQ state and disable IRQs.  Note that this macro
1494baa9922SRussell King  * assumes FIQs are enabled, and that the processor is in SVC mode.
1504baa9922SRussell King  */
1514baa9922SRussell King 	.macro	save_and_disable_irqs, oldcpsr
15255bdd694SCatalin Marinas #ifdef CONFIG_CPU_V7M
15355bdd694SCatalin Marinas 	mrs	\oldcpsr, primask
15455bdd694SCatalin Marinas #else
1554baa9922SRussell King 	mrs	\oldcpsr, cpsr
15655bdd694SCatalin Marinas #endif
1574baa9922SRussell King 	disable_irq
1584baa9922SRussell King 	.endm
1594baa9922SRussell King 
1608e43a905SRabin Vincent 	.macro	save_and_disable_irqs_notrace, oldcpsr
161b2bf482aSVladimir Murzin #ifdef CONFIG_CPU_V7M
162b2bf482aSVladimir Murzin 	mrs	\oldcpsr, primask
163b2bf482aSVladimir Murzin #else
1648e43a905SRabin Vincent 	mrs	\oldcpsr, cpsr
165b2bf482aSVladimir Murzin #endif
1668e43a905SRabin Vincent 	disable_irq_notrace
1678e43a905SRabin Vincent 	.endm
1688e43a905SRabin Vincent 
1694baa9922SRussell King /*
1704baa9922SRussell King  * Restore interrupt state previously stored in a register.  We don't
1714baa9922SRussell King  * guarantee that this will preserve the flags.
1724baa9922SRussell King  */
1730d928b0bSUwe Kleine-König 	.macro	restore_irqs_notrace, oldcpsr
17455bdd694SCatalin Marinas #ifdef CONFIG_CPU_V7M
17555bdd694SCatalin Marinas 	msr	primask, \oldcpsr
17655bdd694SCatalin Marinas #else
1774baa9922SRussell King 	msr	cpsr_c, \oldcpsr
17855bdd694SCatalin Marinas #endif
1794baa9922SRussell King 	.endm
1804baa9922SRussell King 
1810d928b0bSUwe Kleine-König 	.macro restore_irqs, oldcpsr
1820d928b0bSUwe Kleine-König 	tst	\oldcpsr, #PSR_I_BIT
18301e09a28SRussell King 	asm_trace_hardirqs_on cond=eq
1840d928b0bSUwe Kleine-König 	restore_irqs_notrace \oldcpsr
1850d928b0bSUwe Kleine-König 	.endm
1860d928b0bSUwe Kleine-König 
18739ad04ccSCatalin Marinas /*
18814327c66SRussell King  * Assembly version of "adr rd, BSYM(sym)".  This should only be used to
18914327c66SRussell King  * reference local symbols in the same assembly file which are to be
19014327c66SRussell King  * resolved by the assembler.  Other usage is undefined.
19114327c66SRussell King  */
19214327c66SRussell King 	.irp	c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
19314327c66SRussell King 	.macro	badr\c, rd, sym
19414327c66SRussell King #ifdef CONFIG_THUMB2_KERNEL
19514327c66SRussell King 	adr\c	\rd, \sym + 1
19614327c66SRussell King #else
19714327c66SRussell King 	adr\c	\rd, \sym
19814327c66SRussell King #endif
19914327c66SRussell King 	.endm
20014327c66SRussell King 	.endr
20114327c66SRussell King 
20250596b75SArd Biesheuvel 	.macro	get_current, rd
20350596b75SArd Biesheuvel #ifdef CONFIG_CURRENT_POINTER_IN_TPIDRURO
20450596b75SArd Biesheuvel 	mrc	p15, 0, \rd, c13, c0, 3		@ get TPIDRURO register
20550596b75SArd Biesheuvel #else
20650596b75SArd Biesheuvel 	get_thread_info \rd
20750596b75SArd Biesheuvel 	ldr	\rd, [\rd, #TI_TASK]
20850596b75SArd Biesheuvel #endif
20950596b75SArd Biesheuvel 	.endm
21050596b75SArd Biesheuvel 
21150596b75SArd Biesheuvel 	.macro	set_current, rn
21250596b75SArd Biesheuvel #ifdef CONFIG_CURRENT_POINTER_IN_TPIDRURO
21350596b75SArd Biesheuvel 	mcr	p15, 0, \rn, c13, c0, 3		@ set TPIDRURO register
21450596b75SArd Biesheuvel #endif
21550596b75SArd Biesheuvel 	.endm
21650596b75SArd Biesheuvel 
21750596b75SArd Biesheuvel 	.macro	reload_current, t1:req, t2:req
21850596b75SArd Biesheuvel #ifdef CONFIG_CURRENT_POINTER_IN_TPIDRURO
21950596b75SArd Biesheuvel 	adr_l	\t1, __entry_task		@ get __entry_task base address
22050596b75SArd Biesheuvel 	mrc	p15, 0, \t2, c13, c0, 4		@ get per-CPU offset
22150596b75SArd Biesheuvel 	ldr	\t1, [\t1, \t2]			@ load variable
22250596b75SArd Biesheuvel 	mcr	p15, 0, \t1, c13, c0, 3		@ store in TPIDRURO
22350596b75SArd Biesheuvel #endif
22450596b75SArd Biesheuvel 	.endm
22550596b75SArd Biesheuvel 
22614327c66SRussell King /*
22739ad04ccSCatalin Marinas  * Get current thread_info.
22839ad04ccSCatalin Marinas  */
22939ad04ccSCatalin Marinas 	.macro	get_thread_info, rd
23018ed1c01SArd Biesheuvel #ifdef CONFIG_THREAD_INFO_IN_TASK
23118ed1c01SArd Biesheuvel 	/* thread_info is the first member of struct task_struct */
23218ed1c01SArd Biesheuvel 	get_current \rd
23318ed1c01SArd Biesheuvel #else
2349a2b51b6SAndrey Ryabinin  ARM(	mov	\rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT	)
23539ad04ccSCatalin Marinas  THUMB(	mov	\rd, sp			)
2369a2b51b6SAndrey Ryabinin  THUMB(	lsr	\rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT	)
2379a2b51b6SAndrey Ryabinin 	mov	\rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT
23818ed1c01SArd Biesheuvel #endif
23939ad04ccSCatalin Marinas 	.endm
24039ad04ccSCatalin Marinas 
2410b1f68e8SCatalin Marinas /*
2420b1f68e8SCatalin Marinas  * Increment/decrement the preempt count.
2430b1f68e8SCatalin Marinas  */
2440b1f68e8SCatalin Marinas #ifdef CONFIG_PREEMPT_COUNT
2450b1f68e8SCatalin Marinas 	.macro	inc_preempt_count, ti, tmp
2460b1f68e8SCatalin Marinas 	ldr	\tmp, [\ti, #TI_PREEMPT]	@ get preempt count
2470b1f68e8SCatalin Marinas 	add	\tmp, \tmp, #1			@ increment it
2480b1f68e8SCatalin Marinas 	str	\tmp, [\ti, #TI_PREEMPT]
2490b1f68e8SCatalin Marinas 	.endm
2500b1f68e8SCatalin Marinas 
2510b1f68e8SCatalin Marinas 	.macro	dec_preempt_count, ti, tmp
2520b1f68e8SCatalin Marinas 	ldr	\tmp, [\ti, #TI_PREEMPT]	@ get preempt count
2530b1f68e8SCatalin Marinas 	sub	\tmp, \tmp, #1			@ decrement it
2540b1f68e8SCatalin Marinas 	str	\tmp, [\ti, #TI_PREEMPT]
2550b1f68e8SCatalin Marinas 	.endm
2560b1f68e8SCatalin Marinas 
2570b1f68e8SCatalin Marinas 	.macro	dec_preempt_count_ti, ti, tmp
2580b1f68e8SCatalin Marinas 	get_thread_info \ti
2590b1f68e8SCatalin Marinas 	dec_preempt_count \ti, \tmp
2600b1f68e8SCatalin Marinas 	.endm
2610b1f68e8SCatalin Marinas #else
2620b1f68e8SCatalin Marinas 	.macro	inc_preempt_count, ti, tmp
2630b1f68e8SCatalin Marinas 	.endm
2640b1f68e8SCatalin Marinas 
2650b1f68e8SCatalin Marinas 	.macro	dec_preempt_count, ti, tmp
2660b1f68e8SCatalin Marinas 	.endm
2670b1f68e8SCatalin Marinas 
2680b1f68e8SCatalin Marinas 	.macro	dec_preempt_count_ti, ti, tmp
2690b1f68e8SCatalin Marinas 	.endm
2700b1f68e8SCatalin Marinas #endif
2710b1f68e8SCatalin Marinas 
272f441882aSVincent Whitchurch #define USERL(l, x...)				\
2734baa9922SRussell King 9999:	x;					\
2744260415fSRussell King 	.pushsection __ex_table,"a";		\
2754baa9922SRussell King 	.align	3;				\
276f441882aSVincent Whitchurch 	.long	9999b,l;			\
2774260415fSRussell King 	.popsection
278bac4e960SRussell King 
279f441882aSVincent Whitchurch #define USER(x...)	USERL(9001f, x)
280f441882aSVincent Whitchurch 
281f00ec48fSRussell King #ifdef CONFIG_SMP
282f00ec48fSRussell King #define ALT_SMP(instr...)					\
283f00ec48fSRussell King 9998:	instr
284ed3768a8SDave Martin /*
285ed3768a8SDave Martin  * Note: if you get assembler errors from ALT_UP() when building with
286ed3768a8SDave Martin  * CONFIG_THUMB2_KERNEL, you almost certainly need to use
287ed3768a8SDave Martin  * ALT_SMP( W(instr) ... )
288ed3768a8SDave Martin  */
289f00ec48fSRussell King #define ALT_UP(instr...)					\
290f00ec48fSRussell King 	.pushsection ".alt.smp.init", "a"			;\
291450abd38SArd Biesheuvel 	.long	9998b - .					;\
292ed3768a8SDave Martin 9997:	instr							;\
29389c6bc58SRussell King 	.if . - 9997b == 2					;\
29489c6bc58SRussell King 		nop						;\
29589c6bc58SRussell King 	.endif							;\
296ed3768a8SDave Martin 	.if . - 9997b != 4					;\
297ed3768a8SDave Martin 		.error "ALT_UP() content must assemble to exactly 4 bytes";\
298ed3768a8SDave Martin 	.endif							;\
299f00ec48fSRussell King 	.popsection
300f00ec48fSRussell King #define ALT_UP_B(label)					\
301f00ec48fSRussell King 	.pushsection ".alt.smp.init", "a"			;\
302450abd38SArd Biesheuvel 	.long	9998b - .					;\
303a780e485SJian Cai 	W(b)	. + (label - 9998b)					;\
304f00ec48fSRussell King 	.popsection
305f00ec48fSRussell King #else
306f00ec48fSRussell King #define ALT_SMP(instr...)
307f00ec48fSRussell King #define ALT_UP(instr...) instr
308f00ec48fSRussell King #define ALT_UP_B(label) b label
309f00ec48fSRussell King #endif
310f00ec48fSRussell King 
311bac4e960SRussell King /*
312d675d0bcSWill Deacon  * Instruction barrier
313d675d0bcSWill Deacon  */
314d675d0bcSWill Deacon 	.macro	instr_sync
315d675d0bcSWill Deacon #if __LINUX_ARM_ARCH__ >= 7
316d675d0bcSWill Deacon 	isb
317d675d0bcSWill Deacon #elif __LINUX_ARM_ARCH__ == 6
318d675d0bcSWill Deacon 	mcr	p15, 0, r0, c7, c5, 4
319d675d0bcSWill Deacon #endif
320d675d0bcSWill Deacon 	.endm
321d675d0bcSWill Deacon 
322d675d0bcSWill Deacon /*
323bac4e960SRussell King  * SMP data memory barrier
324bac4e960SRussell King  */
325ed3768a8SDave Martin 	.macro	smp_dmb mode
326bac4e960SRussell King #ifdef CONFIG_SMP
327bac4e960SRussell King #if __LINUX_ARM_ARCH__ >= 7
328ed3768a8SDave Martin 	.ifeqs "\mode","arm"
3293ea12806SWill Deacon 	ALT_SMP(dmb	ish)
330ed3768a8SDave Martin 	.else
3313ea12806SWill Deacon 	ALT_SMP(W(dmb)	ish)
332ed3768a8SDave Martin 	.endif
333bac4e960SRussell King #elif __LINUX_ARM_ARCH__ == 6
334f00ec48fSRussell King 	ALT_SMP(mcr	p15, 0, r0, c7, c10, 5)	@ dmb
335f00ec48fSRussell King #else
336f00ec48fSRussell King #error Incompatible SMP platform
337bac4e960SRussell King #endif
338ed3768a8SDave Martin 	.ifeqs "\mode","arm"
339f00ec48fSRussell King 	ALT_UP(nop)
340ed3768a8SDave Martin 	.else
341ed3768a8SDave Martin 	ALT_UP(W(nop))
342ed3768a8SDave Martin 	.endif
343bac4e960SRussell King #endif
344bac4e960SRussell King 	.endm
345b86040a5SCatalin Marinas 
34655bdd694SCatalin Marinas #if defined(CONFIG_CPU_V7M)
34755bdd694SCatalin Marinas 	/*
34855bdd694SCatalin Marinas 	 * setmode is used to assert to be in svc mode during boot. For v7-M
34955bdd694SCatalin Marinas 	 * this is done in __v7m_setup, so setmode can be empty here.
35055bdd694SCatalin Marinas 	 */
35155bdd694SCatalin Marinas 	.macro	setmode, mode, reg
35255bdd694SCatalin Marinas 	.endm
35355bdd694SCatalin Marinas #elif defined(CONFIG_THUMB2_KERNEL)
354b86040a5SCatalin Marinas 	.macro	setmode, mode, reg
355b86040a5SCatalin Marinas 	mov	\reg, #\mode
356b86040a5SCatalin Marinas 	msr	cpsr_c, \reg
357b86040a5SCatalin Marinas 	.endm
358b86040a5SCatalin Marinas #else
359b86040a5SCatalin Marinas 	.macro	setmode, mode, reg
360b86040a5SCatalin Marinas 	msr	cpsr_c, #\mode
361b86040a5SCatalin Marinas 	.endm
362b86040a5SCatalin Marinas #endif
3638b592783SCatalin Marinas 
3648b592783SCatalin Marinas /*
36580c59dafSDave Martin  * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
36680c59dafSDave Martin  * a scratch register for the macro to overwrite.
36780c59dafSDave Martin  *
36880c59dafSDave Martin  * This macro is intended for forcing the CPU into SVC mode at boot time.
36980c59dafSDave Martin  * you cannot return to the original mode.
37080c59dafSDave Martin  */
37180c59dafSDave Martin .macro safe_svcmode_maskall reg:req
3720e0779daSLorenzo Pieralisi #if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M)
37380c59dafSDave Martin 	mrs	\reg , cpsr
3748e9c24a2SRussell King 	eor	\reg, \reg, #HYP_MODE
3758e9c24a2SRussell King 	tst	\reg, #MODE_MASK
37680c59dafSDave Martin 	bic	\reg , \reg , #MODE_MASK
3778e9c24a2SRussell King 	orr	\reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE
37880c59dafSDave Martin THUMB(	orr	\reg , \reg , #PSR_T_BIT	)
37980c59dafSDave Martin 	bne	1f
3802a552d5eSMarc Zyngier 	orr	\reg, \reg, #PSR_A_BIT
38114327c66SRussell King 	badr	lr, 2f
3822a552d5eSMarc Zyngier 	msr	spsr_cxsf, \reg
38380c59dafSDave Martin 	__MSR_ELR_HYP(14)
38480c59dafSDave Martin 	__ERET
3852a552d5eSMarc Zyngier 1:	msr	cpsr_c, \reg
38680c59dafSDave Martin 2:
3871ecec696SDave Martin #else
3881ecec696SDave Martin /*
3891ecec696SDave Martin  * workaround for possibly broken pre-v6 hardware
3901ecec696SDave Martin  * (akita, Sharp Zaurus C-1000, PXA270-based)
3911ecec696SDave Martin  */
3921ecec696SDave Martin 	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg
3931ecec696SDave Martin #endif
39480c59dafSDave Martin .endm
39580c59dafSDave Martin 
39680c59dafSDave Martin /*
3978b592783SCatalin Marinas  * STRT/LDRT access macros with ARM and Thumb-2 variants
3988b592783SCatalin Marinas  */
3998b592783SCatalin Marinas #ifdef CONFIG_THUMB2_KERNEL
4008b592783SCatalin Marinas 
4014e7682d0SCatalin Marinas 	.macro	usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER()
4028b592783SCatalin Marinas 9999:
4038b592783SCatalin Marinas 	.if	\inc == 1
404c001899aSStefan Agner 	\instr\()b\t\cond\().w \reg, [\ptr, #\off]
4058b592783SCatalin Marinas 	.elseif	\inc == 4
406c001899aSStefan Agner 	\instr\t\cond\().w \reg, [\ptr, #\off]
4078b592783SCatalin Marinas 	.else
4088b592783SCatalin Marinas 	.error	"Unsupported inc macro argument"
4098b592783SCatalin Marinas 	.endif
4108b592783SCatalin Marinas 
4114260415fSRussell King 	.pushsection __ex_table,"a"
4128b592783SCatalin Marinas 	.align	3
4138b592783SCatalin Marinas 	.long	9999b, \abort
4144260415fSRussell King 	.popsection
4158b592783SCatalin Marinas 	.endm
4168b592783SCatalin Marinas 
4178b592783SCatalin Marinas 	.macro	usracc, instr, reg, ptr, inc, cond, rept, abort
4188b592783SCatalin Marinas 	@ explicit IT instruction needed because of the label
4198b592783SCatalin Marinas 	@ introduced by the USER macro
4208b592783SCatalin Marinas 	.ifnc	\cond,al
4218b592783SCatalin Marinas 	.if	\rept == 1
4228b592783SCatalin Marinas 	itt	\cond
4238b592783SCatalin Marinas 	.elseif	\rept == 2
4248b592783SCatalin Marinas 	ittt	\cond
4258b592783SCatalin Marinas 	.else
4268b592783SCatalin Marinas 	.error	"Unsupported rept macro argument"
4278b592783SCatalin Marinas 	.endif
4288b592783SCatalin Marinas 	.endif
4298b592783SCatalin Marinas 
4308b592783SCatalin Marinas 	@ Slightly optimised to avoid incrementing the pointer twice
4318b592783SCatalin Marinas 	usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
4328b592783SCatalin Marinas 	.if	\rept == 2
4331142b71dSWill Deacon 	usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort
4348b592783SCatalin Marinas 	.endif
4358b592783SCatalin Marinas 
4368b592783SCatalin Marinas 	add\cond \ptr, #\rept * \inc
4378b592783SCatalin Marinas 	.endm
4388b592783SCatalin Marinas 
4398b592783SCatalin Marinas #else	/* !CONFIG_THUMB2_KERNEL */
4408b592783SCatalin Marinas 
4414e7682d0SCatalin Marinas 	.macro	usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER()
4428b592783SCatalin Marinas 	.rept	\rept
4438b592783SCatalin Marinas 9999:
4448b592783SCatalin Marinas 	.if	\inc == 1
445c001899aSStefan Agner 	\instr\()b\t\cond \reg, [\ptr], #\inc
4468b592783SCatalin Marinas 	.elseif	\inc == 4
447c001899aSStefan Agner 	\instr\t\cond \reg, [\ptr], #\inc
4488b592783SCatalin Marinas 	.else
4498b592783SCatalin Marinas 	.error	"Unsupported inc macro argument"
4508b592783SCatalin Marinas 	.endif
4518b592783SCatalin Marinas 
4524260415fSRussell King 	.pushsection __ex_table,"a"
4538b592783SCatalin Marinas 	.align	3
4548b592783SCatalin Marinas 	.long	9999b, \abort
4554260415fSRussell King 	.popsection
4568b592783SCatalin Marinas 	.endr
4578b592783SCatalin Marinas 	.endm
4588b592783SCatalin Marinas 
4598b592783SCatalin Marinas #endif	/* CONFIG_THUMB2_KERNEL */
4608b592783SCatalin Marinas 
4618b592783SCatalin Marinas 	.macro	strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
4628b592783SCatalin Marinas 	usracc	str, \reg, \ptr, \inc, \cond, \rept, \abort
4638b592783SCatalin Marinas 	.endm
4648b592783SCatalin Marinas 
4658b592783SCatalin Marinas 	.macro	ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
4668b592783SCatalin Marinas 	usracc	ldr, \reg, \ptr, \inc, \cond, \rept, \abort
4678b592783SCatalin Marinas 	.endm
4688f51965eSDave Martin 
4698f51965eSDave Martin /* Utility macro for declaring string literals */
4708f51965eSDave Martin 	.macro	string name:req, string
4718f51965eSDave Martin 	.type \name , #object
4728f51965eSDave Martin \name:
4738f51965eSDave Martin 	.asciz "\string"
4748f51965eSDave Martin 	.size \name , . - \name
4758f51965eSDave Martin 	.endm
4768f51965eSDave Martin 
4776ebbf2ceSRussell King 	.irp	c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
4786ebbf2ceSRussell King 	.macro	ret\c, reg
4796ebbf2ceSRussell King #if __LINUX_ARM_ARCH__ < 6
4806ebbf2ceSRussell King 	mov\c	pc, \reg
4816ebbf2ceSRussell King #else
4826ebbf2ceSRussell King 	.ifeqs	"\reg", "lr"
4836ebbf2ceSRussell King 	bx\c	\reg
4846ebbf2ceSRussell King 	.else
4856ebbf2ceSRussell King 	mov\c	pc, \reg
4866ebbf2ceSRussell King 	.endif
4876ebbf2ceSRussell King #endif
4886ebbf2ceSRussell King 	.endm
4896ebbf2ceSRussell King 	.endr
4906ebbf2ceSRussell King 
4916ebbf2ceSRussell King 	.macro	ret.w, reg
4926ebbf2ceSRussell King 	ret	\reg
4936ebbf2ceSRussell King #ifdef CONFIG_THUMB2_KERNEL
4946ebbf2ceSRussell King 	nop
4956ebbf2ceSRussell King #endif
4966ebbf2ceSRussell King 	.endm
4976ebbf2ceSRussell King 
4988bafae20SRussell King 	.macro	bug, msg, line
4998bafae20SRussell King #ifdef CONFIG_THUMB2_KERNEL
5008bafae20SRussell King 1:	.inst	0xde02
5018bafae20SRussell King #else
5028bafae20SRussell King 1:	.inst	0xe7f001f2
5038bafae20SRussell King #endif
5048bafae20SRussell King #ifdef CONFIG_DEBUG_BUGVERBOSE
5058bafae20SRussell King 	.pushsection .rodata.str, "aMS", %progbits, 1
5068bafae20SRussell King 2:	.asciz	"\msg"
5078bafae20SRussell King 	.popsection
5088bafae20SRussell King 	.pushsection __bug_table, "aw"
5098bafae20SRussell King 	.align	2
5108bafae20SRussell King 	.word	1b, 2b
5118bafae20SRussell King 	.hword	\line
5128bafae20SRussell King 	.popsection
5138bafae20SRussell King #endif
5148bafae20SRussell King 	.endm
5158bafae20SRussell King 
5160d73c3f8SMasami Hiramatsu #ifdef CONFIG_KPROBES
5170d73c3f8SMasami Hiramatsu #define _ASM_NOKPROBE(entry)				\
5180d73c3f8SMasami Hiramatsu 	.pushsection "_kprobe_blacklist", "aw" ;	\
5190d73c3f8SMasami Hiramatsu 	.balign 4 ;					\
5200d73c3f8SMasami Hiramatsu 	.long entry;					\
5210d73c3f8SMasami Hiramatsu 	.popsection
5220d73c3f8SMasami Hiramatsu #else
5230d73c3f8SMasami Hiramatsu #define _ASM_NOKPROBE(entry)
5240d73c3f8SMasami Hiramatsu #endif
5250d73c3f8SMasami Hiramatsu 
5260b167463SArd Biesheuvel 	.macro		__adldst_l, op, reg, sym, tmp, c
5270b167463SArd Biesheuvel 	.if		__LINUX_ARM_ARCH__ < 7
5280b167463SArd Biesheuvel 	ldr\c		\tmp, .La\@
5290b167463SArd Biesheuvel 	.subsection	1
5300b167463SArd Biesheuvel 	.align		2
5310b167463SArd Biesheuvel .La\@:	.long		\sym - .Lpc\@
5320b167463SArd Biesheuvel 	.previous
5330b167463SArd Biesheuvel 	.else
5340b167463SArd Biesheuvel 	.ifnb		\c
5350b167463SArd Biesheuvel  THUMB(	ittt		\c			)
5360b167463SArd Biesheuvel 	.endif
5370b167463SArd Biesheuvel 	movw\c		\tmp, #:lower16:\sym - .Lpc\@
5380b167463SArd Biesheuvel 	movt\c		\tmp, #:upper16:\sym - .Lpc\@
5390b167463SArd Biesheuvel 	.endif
5400b167463SArd Biesheuvel 
5410b167463SArd Biesheuvel #ifndef CONFIG_THUMB2_KERNEL
5420b167463SArd Biesheuvel 	.set		.Lpc\@, . + 8			// PC bias
5430b167463SArd Biesheuvel 	.ifc		\op, add
5440b167463SArd Biesheuvel 	add\c		\reg, \tmp, pc
5450b167463SArd Biesheuvel 	.else
5460b167463SArd Biesheuvel 	\op\c		\reg, [pc, \tmp]
5470b167463SArd Biesheuvel 	.endif
5480b167463SArd Biesheuvel #else
5490b167463SArd Biesheuvel .Lb\@:	add\c		\tmp, \tmp, pc
5500b167463SArd Biesheuvel 	/*
5510b167463SArd Biesheuvel 	 * In Thumb-2 builds, the PC bias depends on whether we are currently
5520b167463SArd Biesheuvel 	 * emitting into a .arm or a .thumb section. The size of the add opcode
5530b167463SArd Biesheuvel 	 * above will be 2 bytes when emitting in Thumb mode and 4 bytes when
5540b167463SArd Biesheuvel 	 * emitting in ARM mode, so let's use this to account for the bias.
5550b167463SArd Biesheuvel 	 */
5560b167463SArd Biesheuvel 	.set		.Lpc\@, . + (. - .Lb\@)
5570b167463SArd Biesheuvel 
5580b167463SArd Biesheuvel 	.ifnc		\op, add
5590b167463SArd Biesheuvel 	\op\c		\reg, [\tmp]
5600b167463SArd Biesheuvel 	.endif
5610b167463SArd Biesheuvel #endif
5620b167463SArd Biesheuvel 	.endm
5630b167463SArd Biesheuvel 
5640b167463SArd Biesheuvel 	/*
5650b167463SArd Biesheuvel 	 * mov_l - move a constant value or [relocated] address into a register
5660b167463SArd Biesheuvel 	 */
5670b167463SArd Biesheuvel 	.macro		mov_l, dst:req, imm:req
5680b167463SArd Biesheuvel 	.if		__LINUX_ARM_ARCH__ < 7
5690b167463SArd Biesheuvel 	ldr		\dst, =\imm
5700b167463SArd Biesheuvel 	.else
5710b167463SArd Biesheuvel 	movw		\dst, #:lower16:\imm
5720b167463SArd Biesheuvel 	movt		\dst, #:upper16:\imm
5730b167463SArd Biesheuvel 	.endif
5740b167463SArd Biesheuvel 	.endm
5750b167463SArd Biesheuvel 
5760b167463SArd Biesheuvel 	/*
5770b167463SArd Biesheuvel 	 * adr_l - adr pseudo-op with unlimited range
5780b167463SArd Biesheuvel 	 *
5790b167463SArd Biesheuvel 	 * @dst: destination register
5800b167463SArd Biesheuvel 	 * @sym: name of the symbol
5810b167463SArd Biesheuvel 	 * @cond: conditional opcode suffix
5820b167463SArd Biesheuvel 	 */
5830b167463SArd Biesheuvel 	.macro		adr_l, dst:req, sym:req, cond
5840b167463SArd Biesheuvel 	__adldst_l	add, \dst, \sym, \dst, \cond
5850b167463SArd Biesheuvel 	.endm
5860b167463SArd Biesheuvel 
5870b167463SArd Biesheuvel 	/*
5880b167463SArd Biesheuvel 	 * ldr_l - ldr <literal> pseudo-op with unlimited range
5890b167463SArd Biesheuvel 	 *
5900b167463SArd Biesheuvel 	 * @dst: destination register
5910b167463SArd Biesheuvel 	 * @sym: name of the symbol
5920b167463SArd Biesheuvel 	 * @cond: conditional opcode suffix
5930b167463SArd Biesheuvel 	 */
5940b167463SArd Biesheuvel 	.macro		ldr_l, dst:req, sym:req, cond
5950b167463SArd Biesheuvel 	__adldst_l	ldr, \dst, \sym, \dst, \cond
5960b167463SArd Biesheuvel 	.endm
5970b167463SArd Biesheuvel 
5980b167463SArd Biesheuvel 	/*
5990b167463SArd Biesheuvel 	 * str_l - str <literal> pseudo-op with unlimited range
6000b167463SArd Biesheuvel 	 *
6010b167463SArd Biesheuvel 	 * @src: source register
6020b167463SArd Biesheuvel 	 * @sym: name of the symbol
6030b167463SArd Biesheuvel 	 * @tmp: mandatory scratch register
6040b167463SArd Biesheuvel 	 * @cond: conditional opcode suffix
6050b167463SArd Biesheuvel 	 */
6060b167463SArd Biesheuvel 	.macro		str_l, src:req, sym:req, tmp:req, cond
6070b167463SArd Biesheuvel 	__adldst_l	str, \src, \sym, \tmp, \cond
6080b167463SArd Biesheuvel 	.endm
6090b167463SArd Biesheuvel 
6106468e898SArd Biesheuvel 	/*
6116468e898SArd Biesheuvel 	 * rev_l - byte-swap a 32-bit value
6126468e898SArd Biesheuvel 	 *
6136468e898SArd Biesheuvel 	 * @val: source/destination register
6146468e898SArd Biesheuvel 	 * @tmp: scratch register
6156468e898SArd Biesheuvel 	 */
6166468e898SArd Biesheuvel 	.macro		rev_l, val:req, tmp:req
6176468e898SArd Biesheuvel 	.if		__LINUX_ARM_ARCH__ < 6
6186468e898SArd Biesheuvel 	eor		\tmp, \val, \val, ror #16
6196468e898SArd Biesheuvel 	bic		\tmp, \tmp, #0x00ff0000
6206468e898SArd Biesheuvel 	mov		\val, \val, ror #8
6216468e898SArd Biesheuvel 	eor		\val, \val, \tmp, lsr #8
6226468e898SArd Biesheuvel 	.else
6236468e898SArd Biesheuvel 	rev		\val, \val
6246468e898SArd Biesheuvel 	.endif
6256468e898SArd Biesheuvel 	.endm
6266468e898SArd Biesheuvel 
627*b3ab60b1SArd Biesheuvel 	/*
628*b3ab60b1SArd Biesheuvel 	 * bl_r - branch and link to register
629*b3ab60b1SArd Biesheuvel 	 *
630*b3ab60b1SArd Biesheuvel 	 * @dst: target to branch to
631*b3ab60b1SArd Biesheuvel 	 * @c: conditional opcode suffix
632*b3ab60b1SArd Biesheuvel 	 */
633*b3ab60b1SArd Biesheuvel 	.macro		bl_r, dst:req, c
634*b3ab60b1SArd Biesheuvel 	.if		__LINUX_ARM_ARCH__ < 6
635*b3ab60b1SArd Biesheuvel 	mov\c		lr, pc
636*b3ab60b1SArd Biesheuvel 	mov\c		pc, \dst
637*b3ab60b1SArd Biesheuvel 	.else
638*b3ab60b1SArd Biesheuvel 	blx\c		\dst
639*b3ab60b1SArd Biesheuvel 	.endif
640*b3ab60b1SArd Biesheuvel 	.endm
641*b3ab60b1SArd Biesheuvel 
6422bc58a6fSMagnus Damm #endif /* __ASM_ASSEMBLER_H__ */
643