14baa9922SRussell King /* 24baa9922SRussell King * arch/arm/include/asm/assembler.h 34baa9922SRussell King * 44baa9922SRussell King * Copyright (C) 1996-2000 Russell King 54baa9922SRussell King * 64baa9922SRussell King * This program is free software; you can redistribute it and/or modify 74baa9922SRussell King * it under the terms of the GNU General Public License version 2 as 84baa9922SRussell King * published by the Free Software Foundation. 94baa9922SRussell King * 104baa9922SRussell King * This file contains arm architecture specific defines 114baa9922SRussell King * for the different processors. 124baa9922SRussell King * 134baa9922SRussell King * Do not include any C declarations in this file - it is included by 144baa9922SRussell King * assembler source. 154baa9922SRussell King */ 162bc58a6fSMagnus Damm #ifndef __ASM_ASSEMBLER_H__ 172bc58a6fSMagnus Damm #define __ASM_ASSEMBLER_H__ 182bc58a6fSMagnus Damm 194baa9922SRussell King #ifndef __ASSEMBLY__ 204baa9922SRussell King #error "Only include this from assembly code" 214baa9922SRussell King #endif 224baa9922SRussell King 234baa9922SRussell King #include <asm/ptrace.h> 24247055aaSCatalin Marinas #include <asm/domain.h> 2580c59dafSDave Martin #include <asm/opcodes-virt.h> 260b1f68e8SCatalin Marinas #include <asm/asm-offsets.h> 279a2b51b6SAndrey Ryabinin #include <asm/page.h> 289a2b51b6SAndrey Ryabinin #include <asm/thread_info.h> 294baa9922SRussell King 306f6f6a70SRob Herring #define IOMEM(x) (x) 316f6f6a70SRob Herring 324baa9922SRussell King /* 334baa9922SRussell King * Endian independent macros for shifting bytes within registers. 344baa9922SRussell King */ 354baa9922SRussell King #ifndef __ARMEB__ 36d98b90eaSVictor Kamensky #define lspull lsr 37d98b90eaSVictor Kamensky #define lspush lsl 384baa9922SRussell King #define get_byte_0 lsl #0 394baa9922SRussell King #define get_byte_1 lsr #8 404baa9922SRussell King #define get_byte_2 lsr #16 414baa9922SRussell King #define get_byte_3 lsr #24 424baa9922SRussell King #define put_byte_0 lsl #0 434baa9922SRussell King #define put_byte_1 lsl #8 444baa9922SRussell King #define put_byte_2 lsl #16 454baa9922SRussell King #define put_byte_3 lsl #24 464baa9922SRussell King #else 47d98b90eaSVictor Kamensky #define lspull lsl 48d98b90eaSVictor Kamensky #define lspush lsr 494baa9922SRussell King #define get_byte_0 lsr #24 504baa9922SRussell King #define get_byte_1 lsr #16 514baa9922SRussell King #define get_byte_2 lsr #8 524baa9922SRussell King #define get_byte_3 lsl #0 534baa9922SRussell King #define put_byte_0 lsl #24 544baa9922SRussell King #define put_byte_1 lsl #16 554baa9922SRussell King #define put_byte_2 lsl #8 564baa9922SRussell King #define put_byte_3 lsl #0 574baa9922SRussell King #endif 584baa9922SRussell King 59457c2403SBen Dooks /* Select code for any configuration running in BE8 mode */ 60457c2403SBen Dooks #ifdef CONFIG_CPU_ENDIAN_BE8 61457c2403SBen Dooks #define ARM_BE8(code...) code 62457c2403SBen Dooks #else 63457c2403SBen Dooks #define ARM_BE8(code...) 64457c2403SBen Dooks #endif 65457c2403SBen Dooks 664baa9922SRussell King /* 674baa9922SRussell King * Data preload for architectures that support it 684baa9922SRussell King */ 694baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 5 704baa9922SRussell King #define PLD(code...) code 714baa9922SRussell King #else 724baa9922SRussell King #define PLD(code...) 734baa9922SRussell King #endif 744baa9922SRussell King 754baa9922SRussell King /* 764baa9922SRussell King * This can be used to enable code to cacheline align the destination 774baa9922SRussell King * pointer when bulk writing to memory. Experiments on StrongARM and 784baa9922SRussell King * XScale didn't show this a worthwhile thing to do when the cache is not 794baa9922SRussell King * set to write-allocate (this would need further testing on XScale when WA 804baa9922SRussell King * is used). 814baa9922SRussell King * 824baa9922SRussell King * On Feroceon there is much to gain however, regardless of cache mode. 834baa9922SRussell King */ 844baa9922SRussell King #ifdef CONFIG_CPU_FEROCEON 854baa9922SRussell King #define CALGN(code...) code 864baa9922SRussell King #else 874baa9922SRussell King #define CALGN(code...) 884baa9922SRussell King #endif 894baa9922SRussell King 90ffa47aa6SArnd Bergmann #define IMM12_MASK 0xfff 91ffa47aa6SArnd Bergmann 924baa9922SRussell King /* 934baa9922SRussell King * Enable and disable interrupts 944baa9922SRussell King */ 954baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6 960d928b0bSUwe Kleine-König .macro disable_irq_notrace 974baa9922SRussell King cpsid i 984baa9922SRussell King .endm 994baa9922SRussell King 1000d928b0bSUwe Kleine-König .macro enable_irq_notrace 1014baa9922SRussell King cpsie i 1024baa9922SRussell King .endm 1034baa9922SRussell King #else 1040d928b0bSUwe Kleine-König .macro disable_irq_notrace 1054baa9922SRussell King msr cpsr_c, #PSR_I_BIT | SVC_MODE 1064baa9922SRussell King .endm 1074baa9922SRussell King 1080d928b0bSUwe Kleine-König .macro enable_irq_notrace 1094baa9922SRussell King msr cpsr_c, #SVC_MODE 1104baa9922SRussell King .endm 1114baa9922SRussell King #endif 1124baa9922SRussell King 1133302caddSRussell King .macro asm_trace_hardirqs_off, save=1 1140d928b0bSUwe Kleine-König #if defined(CONFIG_TRACE_IRQFLAGS) 1153302caddSRussell King .if \save 1160d928b0bSUwe Kleine-König stmdb sp!, {r0-r3, ip, lr} 1173302caddSRussell King .endif 1180d928b0bSUwe Kleine-König bl trace_hardirqs_off 1193302caddSRussell King .if \save 1200d928b0bSUwe Kleine-König ldmia sp!, {r0-r3, ip, lr} 1213302caddSRussell King .endif 1220d928b0bSUwe Kleine-König #endif 1230d928b0bSUwe Kleine-König .endm 1240d928b0bSUwe Kleine-König 1253302caddSRussell King .macro asm_trace_hardirqs_on, cond=al, save=1 1260d928b0bSUwe Kleine-König #if defined(CONFIG_TRACE_IRQFLAGS) 1270d928b0bSUwe Kleine-König /* 1280d928b0bSUwe Kleine-König * actually the registers should be pushed and pop'd conditionally, but 1290d928b0bSUwe Kleine-König * after bl the flags are certainly clobbered 1300d928b0bSUwe Kleine-König */ 1313302caddSRussell King .if \save 1320d928b0bSUwe Kleine-König stmdb sp!, {r0-r3, ip, lr} 1333302caddSRussell King .endif 1340d928b0bSUwe Kleine-König bl\cond trace_hardirqs_on 1353302caddSRussell King .if \save 1360d928b0bSUwe Kleine-König ldmia sp!, {r0-r3, ip, lr} 1373302caddSRussell King .endif 1380d928b0bSUwe Kleine-König #endif 1390d928b0bSUwe Kleine-König .endm 1400d928b0bSUwe Kleine-König 1413302caddSRussell King .macro disable_irq, save=1 1420d928b0bSUwe Kleine-König disable_irq_notrace 1433302caddSRussell King asm_trace_hardirqs_off \save 1440d928b0bSUwe Kleine-König .endm 1450d928b0bSUwe Kleine-König 1460d928b0bSUwe Kleine-König .macro enable_irq 1470d928b0bSUwe Kleine-König asm_trace_hardirqs_on 1480d928b0bSUwe Kleine-König enable_irq_notrace 1490d928b0bSUwe Kleine-König .endm 1504baa9922SRussell King /* 1514baa9922SRussell King * Save the current IRQ state and disable IRQs. Note that this macro 1524baa9922SRussell King * assumes FIQs are enabled, and that the processor is in SVC mode. 1534baa9922SRussell King */ 1544baa9922SRussell King .macro save_and_disable_irqs, oldcpsr 15555bdd694SCatalin Marinas #ifdef CONFIG_CPU_V7M 15655bdd694SCatalin Marinas mrs \oldcpsr, primask 15755bdd694SCatalin Marinas #else 1584baa9922SRussell King mrs \oldcpsr, cpsr 15955bdd694SCatalin Marinas #endif 1604baa9922SRussell King disable_irq 1614baa9922SRussell King .endm 1624baa9922SRussell King 1638e43a905SRabin Vincent .macro save_and_disable_irqs_notrace, oldcpsr 164b2bf482aSVladimir Murzin #ifdef CONFIG_CPU_V7M 165b2bf482aSVladimir Murzin mrs \oldcpsr, primask 166b2bf482aSVladimir Murzin #else 1678e43a905SRabin Vincent mrs \oldcpsr, cpsr 168b2bf482aSVladimir Murzin #endif 1698e43a905SRabin Vincent disable_irq_notrace 1708e43a905SRabin Vincent .endm 1718e43a905SRabin Vincent 1724baa9922SRussell King /* 1734baa9922SRussell King * Restore interrupt state previously stored in a register. We don't 1744baa9922SRussell King * guarantee that this will preserve the flags. 1754baa9922SRussell King */ 1760d928b0bSUwe Kleine-König .macro restore_irqs_notrace, oldcpsr 17755bdd694SCatalin Marinas #ifdef CONFIG_CPU_V7M 17855bdd694SCatalin Marinas msr primask, \oldcpsr 17955bdd694SCatalin Marinas #else 1804baa9922SRussell King msr cpsr_c, \oldcpsr 18155bdd694SCatalin Marinas #endif 1824baa9922SRussell King .endm 1834baa9922SRussell King 1840d928b0bSUwe Kleine-König .macro restore_irqs, oldcpsr 1850d928b0bSUwe Kleine-König tst \oldcpsr, #PSR_I_BIT 18601e09a28SRussell King asm_trace_hardirqs_on cond=eq 1870d928b0bSUwe Kleine-König restore_irqs_notrace \oldcpsr 1880d928b0bSUwe Kleine-König .endm 1890d928b0bSUwe Kleine-König 19039ad04ccSCatalin Marinas /* 19114327c66SRussell King * Assembly version of "adr rd, BSYM(sym)". This should only be used to 19214327c66SRussell King * reference local symbols in the same assembly file which are to be 19314327c66SRussell King * resolved by the assembler. Other usage is undefined. 19414327c66SRussell King */ 19514327c66SRussell King .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo 19614327c66SRussell King .macro badr\c, rd, sym 19714327c66SRussell King #ifdef CONFIG_THUMB2_KERNEL 19814327c66SRussell King adr\c \rd, \sym + 1 19914327c66SRussell King #else 20014327c66SRussell King adr\c \rd, \sym 20114327c66SRussell King #endif 20214327c66SRussell King .endm 20314327c66SRussell King .endr 20414327c66SRussell King 20514327c66SRussell King /* 20639ad04ccSCatalin Marinas * Get current thread_info. 20739ad04ccSCatalin Marinas */ 20839ad04ccSCatalin Marinas .macro get_thread_info, rd 2099a2b51b6SAndrey Ryabinin ARM( mov \rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT ) 21039ad04ccSCatalin Marinas THUMB( mov \rd, sp ) 2119a2b51b6SAndrey Ryabinin THUMB( lsr \rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT ) 2129a2b51b6SAndrey Ryabinin mov \rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT 21339ad04ccSCatalin Marinas .endm 21439ad04ccSCatalin Marinas 2150b1f68e8SCatalin Marinas /* 2160b1f68e8SCatalin Marinas * Increment/decrement the preempt count. 2170b1f68e8SCatalin Marinas */ 2180b1f68e8SCatalin Marinas #ifdef CONFIG_PREEMPT_COUNT 2190b1f68e8SCatalin Marinas .macro inc_preempt_count, ti, tmp 2200b1f68e8SCatalin Marinas ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count 2210b1f68e8SCatalin Marinas add \tmp, \tmp, #1 @ increment it 2220b1f68e8SCatalin Marinas str \tmp, [\ti, #TI_PREEMPT] 2230b1f68e8SCatalin Marinas .endm 2240b1f68e8SCatalin Marinas 2250b1f68e8SCatalin Marinas .macro dec_preempt_count, ti, tmp 2260b1f68e8SCatalin Marinas ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count 2270b1f68e8SCatalin Marinas sub \tmp, \tmp, #1 @ decrement it 2280b1f68e8SCatalin Marinas str \tmp, [\ti, #TI_PREEMPT] 2290b1f68e8SCatalin Marinas .endm 2300b1f68e8SCatalin Marinas 2310b1f68e8SCatalin Marinas .macro dec_preempt_count_ti, ti, tmp 2320b1f68e8SCatalin Marinas get_thread_info \ti 2330b1f68e8SCatalin Marinas dec_preempt_count \ti, \tmp 2340b1f68e8SCatalin Marinas .endm 2350b1f68e8SCatalin Marinas #else 2360b1f68e8SCatalin Marinas .macro inc_preempt_count, ti, tmp 2370b1f68e8SCatalin Marinas .endm 2380b1f68e8SCatalin Marinas 2390b1f68e8SCatalin Marinas .macro dec_preempt_count, ti, tmp 2400b1f68e8SCatalin Marinas .endm 2410b1f68e8SCatalin Marinas 2420b1f68e8SCatalin Marinas .macro dec_preempt_count_ti, ti, tmp 2430b1f68e8SCatalin Marinas .endm 2440b1f68e8SCatalin Marinas #endif 2450b1f68e8SCatalin Marinas 2464baa9922SRussell King #define USER(x...) \ 2474baa9922SRussell King 9999: x; \ 2484260415fSRussell King .pushsection __ex_table,"a"; \ 2494baa9922SRussell King .align 3; \ 2504baa9922SRussell King .long 9999b,9001f; \ 2514260415fSRussell King .popsection 252bac4e960SRussell King 253f00ec48fSRussell King #ifdef CONFIG_SMP 254f00ec48fSRussell King #define ALT_SMP(instr...) \ 255f00ec48fSRussell King 9998: instr 256ed3768a8SDave Martin /* 257ed3768a8SDave Martin * Note: if you get assembler errors from ALT_UP() when building with 258ed3768a8SDave Martin * CONFIG_THUMB2_KERNEL, you almost certainly need to use 259ed3768a8SDave Martin * ALT_SMP( W(instr) ... ) 260ed3768a8SDave Martin */ 261f00ec48fSRussell King #define ALT_UP(instr...) \ 262f00ec48fSRussell King .pushsection ".alt.smp.init", "a" ;\ 263f00ec48fSRussell King .long 9998b ;\ 264ed3768a8SDave Martin 9997: instr ;\ 26589c6bc58SRussell King .if . - 9997b == 2 ;\ 26689c6bc58SRussell King nop ;\ 26789c6bc58SRussell King .endif ;\ 268ed3768a8SDave Martin .if . - 9997b != 4 ;\ 269ed3768a8SDave Martin .error "ALT_UP() content must assemble to exactly 4 bytes";\ 270ed3768a8SDave Martin .endif ;\ 271f00ec48fSRussell King .popsection 272f00ec48fSRussell King #define ALT_UP_B(label) \ 273f00ec48fSRussell King .equ up_b_offset, label - 9998b ;\ 274f00ec48fSRussell King .pushsection ".alt.smp.init", "a" ;\ 275f00ec48fSRussell King .long 9998b ;\ 276ed3768a8SDave Martin W(b) . + up_b_offset ;\ 277f00ec48fSRussell King .popsection 278f00ec48fSRussell King #else 279f00ec48fSRussell King #define ALT_SMP(instr...) 280f00ec48fSRussell King #define ALT_UP(instr...) instr 281f00ec48fSRussell King #define ALT_UP_B(label) b label 282f00ec48fSRussell King #endif 283f00ec48fSRussell King 284bac4e960SRussell King /* 285d675d0bcSWill Deacon * Instruction barrier 286d675d0bcSWill Deacon */ 287d675d0bcSWill Deacon .macro instr_sync 288d675d0bcSWill Deacon #if __LINUX_ARM_ARCH__ >= 7 289d675d0bcSWill Deacon isb 290d675d0bcSWill Deacon #elif __LINUX_ARM_ARCH__ == 6 291d675d0bcSWill Deacon mcr p15, 0, r0, c7, c5, 4 292d675d0bcSWill Deacon #endif 293d675d0bcSWill Deacon .endm 294d675d0bcSWill Deacon 295d675d0bcSWill Deacon /* 296bac4e960SRussell King * SMP data memory barrier 297bac4e960SRussell King */ 298ed3768a8SDave Martin .macro smp_dmb mode 299bac4e960SRussell King #ifdef CONFIG_SMP 300bac4e960SRussell King #if __LINUX_ARM_ARCH__ >= 7 301ed3768a8SDave Martin .ifeqs "\mode","arm" 3023ea12806SWill Deacon ALT_SMP(dmb ish) 303ed3768a8SDave Martin .else 3043ea12806SWill Deacon ALT_SMP(W(dmb) ish) 305ed3768a8SDave Martin .endif 306bac4e960SRussell King #elif __LINUX_ARM_ARCH__ == 6 307f00ec48fSRussell King ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb 308f00ec48fSRussell King #else 309f00ec48fSRussell King #error Incompatible SMP platform 310bac4e960SRussell King #endif 311ed3768a8SDave Martin .ifeqs "\mode","arm" 312f00ec48fSRussell King ALT_UP(nop) 313ed3768a8SDave Martin .else 314ed3768a8SDave Martin ALT_UP(W(nop)) 315ed3768a8SDave Martin .endif 316bac4e960SRussell King #endif 317bac4e960SRussell King .endm 318b86040a5SCatalin Marinas 31955bdd694SCatalin Marinas #if defined(CONFIG_CPU_V7M) 32055bdd694SCatalin Marinas /* 32155bdd694SCatalin Marinas * setmode is used to assert to be in svc mode during boot. For v7-M 32255bdd694SCatalin Marinas * this is done in __v7m_setup, so setmode can be empty here. 32355bdd694SCatalin Marinas */ 32455bdd694SCatalin Marinas .macro setmode, mode, reg 32555bdd694SCatalin Marinas .endm 32655bdd694SCatalin Marinas #elif defined(CONFIG_THUMB2_KERNEL) 327b86040a5SCatalin Marinas .macro setmode, mode, reg 328b86040a5SCatalin Marinas mov \reg, #\mode 329b86040a5SCatalin Marinas msr cpsr_c, \reg 330b86040a5SCatalin Marinas .endm 331b86040a5SCatalin Marinas #else 332b86040a5SCatalin Marinas .macro setmode, mode, reg 333b86040a5SCatalin Marinas msr cpsr_c, #\mode 334b86040a5SCatalin Marinas .endm 335b86040a5SCatalin Marinas #endif 3368b592783SCatalin Marinas 3378b592783SCatalin Marinas /* 33880c59dafSDave Martin * Helper macro to enter SVC mode cleanly and mask interrupts. reg is 33980c59dafSDave Martin * a scratch register for the macro to overwrite. 34080c59dafSDave Martin * 34180c59dafSDave Martin * This macro is intended for forcing the CPU into SVC mode at boot time. 34280c59dafSDave Martin * you cannot return to the original mode. 34380c59dafSDave Martin */ 34480c59dafSDave Martin .macro safe_svcmode_maskall reg:req 3450e0779daSLorenzo Pieralisi #if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M) 34680c59dafSDave Martin mrs \reg , cpsr 3478e9c24a2SRussell King eor \reg, \reg, #HYP_MODE 3488e9c24a2SRussell King tst \reg, #MODE_MASK 34980c59dafSDave Martin bic \reg , \reg , #MODE_MASK 3508e9c24a2SRussell King orr \reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE 35180c59dafSDave Martin THUMB( orr \reg , \reg , #PSR_T_BIT ) 35280c59dafSDave Martin bne 1f 3532a552d5eSMarc Zyngier orr \reg, \reg, #PSR_A_BIT 35414327c66SRussell King badr lr, 2f 3552a552d5eSMarc Zyngier msr spsr_cxsf, \reg 35680c59dafSDave Martin __MSR_ELR_HYP(14) 35780c59dafSDave Martin __ERET 3582a552d5eSMarc Zyngier 1: msr cpsr_c, \reg 35980c59dafSDave Martin 2: 3601ecec696SDave Martin #else 3611ecec696SDave Martin /* 3621ecec696SDave Martin * workaround for possibly broken pre-v6 hardware 3631ecec696SDave Martin * (akita, Sharp Zaurus C-1000, PXA270-based) 3641ecec696SDave Martin */ 3651ecec696SDave Martin setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg 3661ecec696SDave Martin #endif 36780c59dafSDave Martin .endm 36880c59dafSDave Martin 36980c59dafSDave Martin /* 3708b592783SCatalin Marinas * STRT/LDRT access macros with ARM and Thumb-2 variants 3718b592783SCatalin Marinas */ 3728b592783SCatalin Marinas #ifdef CONFIG_THUMB2_KERNEL 3738b592783SCatalin Marinas 3744e7682d0SCatalin Marinas .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER() 3758b592783SCatalin Marinas 9999: 3768b592783SCatalin Marinas .if \inc == 1 377247055aaSCatalin Marinas \instr\cond\()b\()\t\().w \reg, [\ptr, #\off] 3788b592783SCatalin Marinas .elseif \inc == 4 379247055aaSCatalin Marinas \instr\cond\()\t\().w \reg, [\ptr, #\off] 3808b592783SCatalin Marinas .else 3818b592783SCatalin Marinas .error "Unsupported inc macro argument" 3828b592783SCatalin Marinas .endif 3838b592783SCatalin Marinas 3844260415fSRussell King .pushsection __ex_table,"a" 3858b592783SCatalin Marinas .align 3 3868b592783SCatalin Marinas .long 9999b, \abort 3874260415fSRussell King .popsection 3888b592783SCatalin Marinas .endm 3898b592783SCatalin Marinas 3908b592783SCatalin Marinas .macro usracc, instr, reg, ptr, inc, cond, rept, abort 3918b592783SCatalin Marinas @ explicit IT instruction needed because of the label 3928b592783SCatalin Marinas @ introduced by the USER macro 3938b592783SCatalin Marinas .ifnc \cond,al 3948b592783SCatalin Marinas .if \rept == 1 3958b592783SCatalin Marinas itt \cond 3968b592783SCatalin Marinas .elseif \rept == 2 3978b592783SCatalin Marinas ittt \cond 3988b592783SCatalin Marinas .else 3998b592783SCatalin Marinas .error "Unsupported rept macro argument" 4008b592783SCatalin Marinas .endif 4018b592783SCatalin Marinas .endif 4028b592783SCatalin Marinas 4038b592783SCatalin Marinas @ Slightly optimised to avoid incrementing the pointer twice 4048b592783SCatalin Marinas usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort 4058b592783SCatalin Marinas .if \rept == 2 4061142b71dSWill Deacon usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort 4078b592783SCatalin Marinas .endif 4088b592783SCatalin Marinas 4098b592783SCatalin Marinas add\cond \ptr, #\rept * \inc 4108b592783SCatalin Marinas .endm 4118b592783SCatalin Marinas 4128b592783SCatalin Marinas #else /* !CONFIG_THUMB2_KERNEL */ 4138b592783SCatalin Marinas 4144e7682d0SCatalin Marinas .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER() 4158b592783SCatalin Marinas .rept \rept 4168b592783SCatalin Marinas 9999: 4178b592783SCatalin Marinas .if \inc == 1 418247055aaSCatalin Marinas \instr\cond\()b\()\t \reg, [\ptr], #\inc 4198b592783SCatalin Marinas .elseif \inc == 4 420247055aaSCatalin Marinas \instr\cond\()\t \reg, [\ptr], #\inc 4218b592783SCatalin Marinas .else 4228b592783SCatalin Marinas .error "Unsupported inc macro argument" 4238b592783SCatalin Marinas .endif 4248b592783SCatalin Marinas 4254260415fSRussell King .pushsection __ex_table,"a" 4268b592783SCatalin Marinas .align 3 4278b592783SCatalin Marinas .long 9999b, \abort 4284260415fSRussell King .popsection 4298b592783SCatalin Marinas .endr 4308b592783SCatalin Marinas .endm 4318b592783SCatalin Marinas 4328b592783SCatalin Marinas #endif /* CONFIG_THUMB2_KERNEL */ 4338b592783SCatalin Marinas 4348b592783SCatalin Marinas .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f 4358b592783SCatalin Marinas usracc str, \reg, \ptr, \inc, \cond, \rept, \abort 4368b592783SCatalin Marinas .endm 4378b592783SCatalin Marinas 4388b592783SCatalin Marinas .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f 4398b592783SCatalin Marinas usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort 4408b592783SCatalin Marinas .endm 4418f51965eSDave Martin 4428f51965eSDave Martin /* Utility macro for declaring string literals */ 4438f51965eSDave Martin .macro string name:req, string 4448f51965eSDave Martin .type \name , #object 4458f51965eSDave Martin \name: 4468f51965eSDave Martin .asciz "\string" 4478f51965eSDave Martin .size \name , . - \name 4488f51965eSDave Martin .endm 4498f51965eSDave Martin 450a78d1565SRussell King .macro csdb 451a78d1565SRussell King #ifdef CONFIG_THUMB2_KERNEL 452a78d1565SRussell King .inst.w 0xf3af8014 453a78d1565SRussell King #else 454a78d1565SRussell King .inst 0xe320f014 455a78d1565SRussell King #endif 456a78d1565SRussell King .endm 457a78d1565SRussell King 4588404663fSRussell King .macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req 4598404663fSRussell King #ifndef CONFIG_CPU_USE_DOMAINS 4608404663fSRussell King adds \tmp, \addr, #\size - 1 4618404663fSRussell King sbcccs \tmp, \tmp, \limit 4628404663fSRussell King bcs \bad 4638404663fSRussell King #endif 4648404663fSRussell King .endm 4658404663fSRussell King 4662190fed6SRussell King .macro uaccess_disable, tmp, isb=1 467a5e090acSRussell King #ifdef CONFIG_CPU_SW_DOMAIN_PAN 468a5e090acSRussell King /* 469a5e090acSRussell King * Whenever we re-enter userspace, the domains should always be 470a5e090acSRussell King * set appropriately. 471a5e090acSRussell King */ 472a5e090acSRussell King mov \tmp, #DACR_UACCESS_DISABLE 473a5e090acSRussell King mcr p15, 0, \tmp, c3, c0, 0 @ Set domain register 474a5e090acSRussell King .if \isb 475a5e090acSRussell King instr_sync 476a5e090acSRussell King .endif 477a5e090acSRussell King #endif 4782190fed6SRussell King .endm 4792190fed6SRussell King 4802190fed6SRussell King .macro uaccess_enable, tmp, isb=1 481a5e090acSRussell King #ifdef CONFIG_CPU_SW_DOMAIN_PAN 482a5e090acSRussell King /* 483a5e090acSRussell King * Whenever we re-enter userspace, the domains should always be 484a5e090acSRussell King * set appropriately. 485a5e090acSRussell King */ 486a5e090acSRussell King mov \tmp, #DACR_UACCESS_ENABLE 487a5e090acSRussell King mcr p15, 0, \tmp, c3, c0, 0 488a5e090acSRussell King .if \isb 489a5e090acSRussell King instr_sync 490a5e090acSRussell King .endif 491a5e090acSRussell King #endif 4922190fed6SRussell King .endm 4932190fed6SRussell King 4942190fed6SRussell King .macro uaccess_save, tmp 495a5e090acSRussell King #ifdef CONFIG_CPU_SW_DOMAIN_PAN 496a5e090acSRussell King mrc p15, 0, \tmp, c3, c0, 0 497e6a9dc61SRussell King str \tmp, [sp, #SVC_DACR] 498a5e090acSRussell King #endif 4992190fed6SRussell King .endm 5002190fed6SRussell King 5012190fed6SRussell King .macro uaccess_restore 502a5e090acSRussell King #ifdef CONFIG_CPU_SW_DOMAIN_PAN 503e6a9dc61SRussell King ldr r0, [sp, #SVC_DACR] 504a5e090acSRussell King mcr p15, 0, r0, c3, c0, 0 505a5e090acSRussell King #endif 5062190fed6SRussell King .endm 5072190fed6SRussell King 5086ebbf2ceSRussell King .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo 5096ebbf2ceSRussell King .macro ret\c, reg 5106ebbf2ceSRussell King #if __LINUX_ARM_ARCH__ < 6 5116ebbf2ceSRussell King mov\c pc, \reg 5126ebbf2ceSRussell King #else 5136ebbf2ceSRussell King .ifeqs "\reg", "lr" 5146ebbf2ceSRussell King bx\c \reg 5156ebbf2ceSRussell King .else 5166ebbf2ceSRussell King mov\c pc, \reg 5176ebbf2ceSRussell King .endif 5186ebbf2ceSRussell King #endif 5196ebbf2ceSRussell King .endm 5206ebbf2ceSRussell King .endr 5216ebbf2ceSRussell King 5226ebbf2ceSRussell King .macro ret.w, reg 5236ebbf2ceSRussell King ret \reg 5246ebbf2ceSRussell King #ifdef CONFIG_THUMB2_KERNEL 5256ebbf2ceSRussell King nop 5266ebbf2ceSRussell King #endif 5276ebbf2ceSRussell King .endm 5286ebbf2ceSRussell King 5298bafae20SRussell King .macro bug, msg, line 5308bafae20SRussell King #ifdef CONFIG_THUMB2_KERNEL 5318bafae20SRussell King 1: .inst 0xde02 5328bafae20SRussell King #else 5338bafae20SRussell King 1: .inst 0xe7f001f2 5348bafae20SRussell King #endif 5358bafae20SRussell King #ifdef CONFIG_DEBUG_BUGVERBOSE 5368bafae20SRussell King .pushsection .rodata.str, "aMS", %progbits, 1 5378bafae20SRussell King 2: .asciz "\msg" 5388bafae20SRussell King .popsection 5398bafae20SRussell King .pushsection __bug_table, "aw" 5408bafae20SRussell King .align 2 5418bafae20SRussell King .word 1b, 2b 5428bafae20SRussell King .hword \line 5438bafae20SRussell King .popsection 5448bafae20SRussell King #endif 5458bafae20SRussell King .endm 5468bafae20SRussell King 5472bc58a6fSMagnus Damm #endif /* __ASM_ASSEMBLER_H__ */ 548