xref: /openbmc/linux/arch/arm/include/asm/assembler.h (revision 50596b75)
1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
24baa9922SRussell King /*
34baa9922SRussell King  *  arch/arm/include/asm/assembler.h
44baa9922SRussell King  *
54baa9922SRussell King  *  Copyright (C) 1996-2000 Russell King
64baa9922SRussell King  *
74baa9922SRussell King  *  This file contains arm architecture specific defines
84baa9922SRussell King  *  for the different processors.
94baa9922SRussell King  *
104baa9922SRussell King  *  Do not include any C declarations in this file - it is included by
114baa9922SRussell King  *  assembler source.
124baa9922SRussell King  */
132bc58a6fSMagnus Damm #ifndef __ASM_ASSEMBLER_H__
142bc58a6fSMagnus Damm #define __ASM_ASSEMBLER_H__
152bc58a6fSMagnus Damm 
164baa9922SRussell King #ifndef __ASSEMBLY__
174baa9922SRussell King #error "Only include this from assembly code"
184baa9922SRussell King #endif
194baa9922SRussell King 
204baa9922SRussell King #include <asm/ptrace.h>
2180c59dafSDave Martin #include <asm/opcodes-virt.h>
220b1f68e8SCatalin Marinas #include <asm/asm-offsets.h>
239a2b51b6SAndrey Ryabinin #include <asm/page.h>
249a2b51b6SAndrey Ryabinin #include <asm/thread_info.h>
25747ffc2fSRussell King #include <asm/uaccess-asm.h>
264baa9922SRussell King 
276f6f6a70SRob Herring #define IOMEM(x)	(x)
286f6f6a70SRob Herring 
294baa9922SRussell King /*
304baa9922SRussell King  * Endian independent macros for shifting bytes within registers.
314baa9922SRussell King  */
324baa9922SRussell King #ifndef __ARMEB__
33d98b90eaSVictor Kamensky #define lspull          lsr
34d98b90eaSVictor Kamensky #define lspush          lsl
354baa9922SRussell King #define get_byte_0      lsl #0
364baa9922SRussell King #define get_byte_1	lsr #8
374baa9922SRussell King #define get_byte_2	lsr #16
384baa9922SRussell King #define get_byte_3	lsr #24
394baa9922SRussell King #define put_byte_0      lsl #0
404baa9922SRussell King #define put_byte_1	lsl #8
414baa9922SRussell King #define put_byte_2	lsl #16
424baa9922SRussell King #define put_byte_3	lsl #24
434baa9922SRussell King #else
44d98b90eaSVictor Kamensky #define lspull          lsl
45d98b90eaSVictor Kamensky #define lspush          lsr
464baa9922SRussell King #define get_byte_0	lsr #24
474baa9922SRussell King #define get_byte_1	lsr #16
484baa9922SRussell King #define get_byte_2	lsr #8
494baa9922SRussell King #define get_byte_3      lsl #0
504baa9922SRussell King #define put_byte_0	lsl #24
514baa9922SRussell King #define put_byte_1	lsl #16
524baa9922SRussell King #define put_byte_2	lsl #8
534baa9922SRussell King #define put_byte_3      lsl #0
544baa9922SRussell King #endif
554baa9922SRussell King 
56457c2403SBen Dooks /* Select code for any configuration running in BE8 mode */
57457c2403SBen Dooks #ifdef CONFIG_CPU_ENDIAN_BE8
58457c2403SBen Dooks #define ARM_BE8(code...) code
59457c2403SBen Dooks #else
60457c2403SBen Dooks #define ARM_BE8(code...)
61457c2403SBen Dooks #endif
62457c2403SBen Dooks 
634baa9922SRussell King /*
644baa9922SRussell King  * Data preload for architectures that support it
654baa9922SRussell King  */
664baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 5
674baa9922SRussell King #define PLD(code...)	code
684baa9922SRussell King #else
694baa9922SRussell King #define PLD(code...)
704baa9922SRussell King #endif
714baa9922SRussell King 
724baa9922SRussell King /*
734baa9922SRussell King  * This can be used to enable code to cacheline align the destination
744baa9922SRussell King  * pointer when bulk writing to memory.  Experiments on StrongARM and
754baa9922SRussell King  * XScale didn't show this a worthwhile thing to do when the cache is not
764baa9922SRussell King  * set to write-allocate (this would need further testing on XScale when WA
774baa9922SRussell King  * is used).
784baa9922SRussell King  *
794baa9922SRussell King  * On Feroceon there is much to gain however, regardless of cache mode.
804baa9922SRussell King  */
814baa9922SRussell King #ifdef CONFIG_CPU_FEROCEON
824baa9922SRussell King #define CALGN(code...) code
834baa9922SRussell King #else
844baa9922SRussell King #define CALGN(code...)
854baa9922SRussell King #endif
864baa9922SRussell King 
87ffa47aa6SArnd Bergmann #define IMM12_MASK 0xfff
88ffa47aa6SArnd Bergmann 
894baa9922SRussell King /*
904baa9922SRussell King  * Enable and disable interrupts
914baa9922SRussell King  */
924baa9922SRussell King #if __LINUX_ARM_ARCH__ >= 6
930d928b0bSUwe Kleine-König 	.macro	disable_irq_notrace
944baa9922SRussell King 	cpsid	i
954baa9922SRussell King 	.endm
964baa9922SRussell King 
970d928b0bSUwe Kleine-König 	.macro	enable_irq_notrace
984baa9922SRussell King 	cpsie	i
994baa9922SRussell King 	.endm
1004baa9922SRussell King #else
1010d928b0bSUwe Kleine-König 	.macro	disable_irq_notrace
1024baa9922SRussell King 	msr	cpsr_c, #PSR_I_BIT | SVC_MODE
1034baa9922SRussell King 	.endm
1044baa9922SRussell King 
1050d928b0bSUwe Kleine-König 	.macro	enable_irq_notrace
1064baa9922SRussell King 	msr	cpsr_c, #SVC_MODE
1074baa9922SRussell King 	.endm
1084baa9922SRussell King #endif
1094baa9922SRussell King 
1103302caddSRussell King 	.macro asm_trace_hardirqs_off, save=1
1110d928b0bSUwe Kleine-König #if defined(CONFIG_TRACE_IRQFLAGS)
1123302caddSRussell King 	.if \save
1130d928b0bSUwe Kleine-König 	stmdb   sp!, {r0-r3, ip, lr}
1143302caddSRussell King 	.endif
1150d928b0bSUwe Kleine-König 	bl	trace_hardirqs_off
1163302caddSRussell King 	.if \save
1170d928b0bSUwe Kleine-König 	ldmia	sp!, {r0-r3, ip, lr}
1183302caddSRussell King 	.endif
1190d928b0bSUwe Kleine-König #endif
1200d928b0bSUwe Kleine-König 	.endm
1210d928b0bSUwe Kleine-König 
1223302caddSRussell King 	.macro asm_trace_hardirqs_on, cond=al, save=1
1230d928b0bSUwe Kleine-König #if defined(CONFIG_TRACE_IRQFLAGS)
1240d928b0bSUwe Kleine-König 	/*
1250d928b0bSUwe Kleine-König 	 * actually the registers should be pushed and pop'd conditionally, but
1260d928b0bSUwe Kleine-König 	 * after bl the flags are certainly clobbered
1270d928b0bSUwe Kleine-König 	 */
1283302caddSRussell King 	.if \save
1290d928b0bSUwe Kleine-König 	stmdb   sp!, {r0-r3, ip, lr}
1303302caddSRussell King 	.endif
1310d928b0bSUwe Kleine-König 	bl\cond	trace_hardirqs_on
1323302caddSRussell King 	.if \save
1330d928b0bSUwe Kleine-König 	ldmia	sp!, {r0-r3, ip, lr}
1343302caddSRussell King 	.endif
1350d928b0bSUwe Kleine-König #endif
1360d928b0bSUwe Kleine-König 	.endm
1370d928b0bSUwe Kleine-König 
1383302caddSRussell King 	.macro disable_irq, save=1
1390d928b0bSUwe Kleine-König 	disable_irq_notrace
1403302caddSRussell King 	asm_trace_hardirqs_off \save
1410d928b0bSUwe Kleine-König 	.endm
1420d928b0bSUwe Kleine-König 
1430d928b0bSUwe Kleine-König 	.macro enable_irq
1440d928b0bSUwe Kleine-König 	asm_trace_hardirqs_on
1450d928b0bSUwe Kleine-König 	enable_irq_notrace
1460d928b0bSUwe Kleine-König 	.endm
1474baa9922SRussell King /*
1484baa9922SRussell King  * Save the current IRQ state and disable IRQs.  Note that this macro
1494baa9922SRussell King  * assumes FIQs are enabled, and that the processor is in SVC mode.
1504baa9922SRussell King  */
1514baa9922SRussell King 	.macro	save_and_disable_irqs, oldcpsr
15255bdd694SCatalin Marinas #ifdef CONFIG_CPU_V7M
15355bdd694SCatalin Marinas 	mrs	\oldcpsr, primask
15455bdd694SCatalin Marinas #else
1554baa9922SRussell King 	mrs	\oldcpsr, cpsr
15655bdd694SCatalin Marinas #endif
1574baa9922SRussell King 	disable_irq
1584baa9922SRussell King 	.endm
1594baa9922SRussell King 
1608e43a905SRabin Vincent 	.macro	save_and_disable_irqs_notrace, oldcpsr
161b2bf482aSVladimir Murzin #ifdef CONFIG_CPU_V7M
162b2bf482aSVladimir Murzin 	mrs	\oldcpsr, primask
163b2bf482aSVladimir Murzin #else
1648e43a905SRabin Vincent 	mrs	\oldcpsr, cpsr
165b2bf482aSVladimir Murzin #endif
1668e43a905SRabin Vincent 	disable_irq_notrace
1678e43a905SRabin Vincent 	.endm
1688e43a905SRabin Vincent 
1694baa9922SRussell King /*
1704baa9922SRussell King  * Restore interrupt state previously stored in a register.  We don't
1714baa9922SRussell King  * guarantee that this will preserve the flags.
1724baa9922SRussell King  */
1730d928b0bSUwe Kleine-König 	.macro	restore_irqs_notrace, oldcpsr
17455bdd694SCatalin Marinas #ifdef CONFIG_CPU_V7M
17555bdd694SCatalin Marinas 	msr	primask, \oldcpsr
17655bdd694SCatalin Marinas #else
1774baa9922SRussell King 	msr	cpsr_c, \oldcpsr
17855bdd694SCatalin Marinas #endif
1794baa9922SRussell King 	.endm
1804baa9922SRussell King 
1810d928b0bSUwe Kleine-König 	.macro restore_irqs, oldcpsr
1820d928b0bSUwe Kleine-König 	tst	\oldcpsr, #PSR_I_BIT
18301e09a28SRussell King 	asm_trace_hardirqs_on cond=eq
1840d928b0bSUwe Kleine-König 	restore_irqs_notrace \oldcpsr
1850d928b0bSUwe Kleine-König 	.endm
1860d928b0bSUwe Kleine-König 
18739ad04ccSCatalin Marinas /*
18814327c66SRussell King  * Assembly version of "adr rd, BSYM(sym)".  This should only be used to
18914327c66SRussell King  * reference local symbols in the same assembly file which are to be
19014327c66SRussell King  * resolved by the assembler.  Other usage is undefined.
19114327c66SRussell King  */
19214327c66SRussell King 	.irp	c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
19314327c66SRussell King 	.macro	badr\c, rd, sym
19414327c66SRussell King #ifdef CONFIG_THUMB2_KERNEL
19514327c66SRussell King 	adr\c	\rd, \sym + 1
19614327c66SRussell King #else
19714327c66SRussell King 	adr\c	\rd, \sym
19814327c66SRussell King #endif
19914327c66SRussell King 	.endm
20014327c66SRussell King 	.endr
20114327c66SRussell King 
202*50596b75SArd Biesheuvel 	.macro	get_current, rd
203*50596b75SArd Biesheuvel #ifdef CONFIG_CURRENT_POINTER_IN_TPIDRURO
204*50596b75SArd Biesheuvel 	mrc	p15, 0, \rd, c13, c0, 3		@ get TPIDRURO register
205*50596b75SArd Biesheuvel #else
206*50596b75SArd Biesheuvel 	get_thread_info \rd
207*50596b75SArd Biesheuvel 	ldr	\rd, [\rd, #TI_TASK]
208*50596b75SArd Biesheuvel #endif
209*50596b75SArd Biesheuvel 	.endm
210*50596b75SArd Biesheuvel 
211*50596b75SArd Biesheuvel 	.macro	set_current, rn
212*50596b75SArd Biesheuvel #ifdef CONFIG_CURRENT_POINTER_IN_TPIDRURO
213*50596b75SArd Biesheuvel 	mcr	p15, 0, \rn, c13, c0, 3		@ set TPIDRURO register
214*50596b75SArd Biesheuvel #endif
215*50596b75SArd Biesheuvel 	.endm
216*50596b75SArd Biesheuvel 
217*50596b75SArd Biesheuvel 	.macro	reload_current, t1:req, t2:req
218*50596b75SArd Biesheuvel #ifdef CONFIG_CURRENT_POINTER_IN_TPIDRURO
219*50596b75SArd Biesheuvel 	adr_l	\t1, __entry_task		@ get __entry_task base address
220*50596b75SArd Biesheuvel 	mrc	p15, 0, \t2, c13, c0, 4		@ get per-CPU offset
221*50596b75SArd Biesheuvel 	ldr	\t1, [\t1, \t2]			@ load variable
222*50596b75SArd Biesheuvel 	mcr	p15, 0, \t1, c13, c0, 3		@ store in TPIDRURO
223*50596b75SArd Biesheuvel #endif
224*50596b75SArd Biesheuvel 	.endm
225*50596b75SArd Biesheuvel 
22614327c66SRussell King /*
22739ad04ccSCatalin Marinas  * Get current thread_info.
22839ad04ccSCatalin Marinas  */
22939ad04ccSCatalin Marinas 	.macro	get_thread_info, rd
2309a2b51b6SAndrey Ryabinin  ARM(	mov	\rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT	)
23139ad04ccSCatalin Marinas  THUMB(	mov	\rd, sp			)
2329a2b51b6SAndrey Ryabinin  THUMB(	lsr	\rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT	)
2339a2b51b6SAndrey Ryabinin 	mov	\rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT
23439ad04ccSCatalin Marinas 	.endm
23539ad04ccSCatalin Marinas 
2360b1f68e8SCatalin Marinas /*
2370b1f68e8SCatalin Marinas  * Increment/decrement the preempt count.
2380b1f68e8SCatalin Marinas  */
2390b1f68e8SCatalin Marinas #ifdef CONFIG_PREEMPT_COUNT
2400b1f68e8SCatalin Marinas 	.macro	inc_preempt_count, ti, tmp
2410b1f68e8SCatalin Marinas 	ldr	\tmp, [\ti, #TI_PREEMPT]	@ get preempt count
2420b1f68e8SCatalin Marinas 	add	\tmp, \tmp, #1			@ increment it
2430b1f68e8SCatalin Marinas 	str	\tmp, [\ti, #TI_PREEMPT]
2440b1f68e8SCatalin Marinas 	.endm
2450b1f68e8SCatalin Marinas 
2460b1f68e8SCatalin Marinas 	.macro	dec_preempt_count, ti, tmp
2470b1f68e8SCatalin Marinas 	ldr	\tmp, [\ti, #TI_PREEMPT]	@ get preempt count
2480b1f68e8SCatalin Marinas 	sub	\tmp, \tmp, #1			@ decrement it
2490b1f68e8SCatalin Marinas 	str	\tmp, [\ti, #TI_PREEMPT]
2500b1f68e8SCatalin Marinas 	.endm
2510b1f68e8SCatalin Marinas 
2520b1f68e8SCatalin Marinas 	.macro	dec_preempt_count_ti, ti, tmp
2530b1f68e8SCatalin Marinas 	get_thread_info \ti
2540b1f68e8SCatalin Marinas 	dec_preempt_count \ti, \tmp
2550b1f68e8SCatalin Marinas 	.endm
2560b1f68e8SCatalin Marinas #else
2570b1f68e8SCatalin Marinas 	.macro	inc_preempt_count, ti, tmp
2580b1f68e8SCatalin Marinas 	.endm
2590b1f68e8SCatalin Marinas 
2600b1f68e8SCatalin Marinas 	.macro	dec_preempt_count, ti, tmp
2610b1f68e8SCatalin Marinas 	.endm
2620b1f68e8SCatalin Marinas 
2630b1f68e8SCatalin Marinas 	.macro	dec_preempt_count_ti, ti, tmp
2640b1f68e8SCatalin Marinas 	.endm
2650b1f68e8SCatalin Marinas #endif
2660b1f68e8SCatalin Marinas 
267f441882aSVincent Whitchurch #define USERL(l, x...)				\
2684baa9922SRussell King 9999:	x;					\
2694260415fSRussell King 	.pushsection __ex_table,"a";		\
2704baa9922SRussell King 	.align	3;				\
271f441882aSVincent Whitchurch 	.long	9999b,l;			\
2724260415fSRussell King 	.popsection
273bac4e960SRussell King 
274f441882aSVincent Whitchurch #define USER(x...)	USERL(9001f, x)
275f441882aSVincent Whitchurch 
276f00ec48fSRussell King #ifdef CONFIG_SMP
277f00ec48fSRussell King #define ALT_SMP(instr...)					\
278f00ec48fSRussell King 9998:	instr
279ed3768a8SDave Martin /*
280ed3768a8SDave Martin  * Note: if you get assembler errors from ALT_UP() when building with
281ed3768a8SDave Martin  * CONFIG_THUMB2_KERNEL, you almost certainly need to use
282ed3768a8SDave Martin  * ALT_SMP( W(instr) ... )
283ed3768a8SDave Martin  */
284f00ec48fSRussell King #define ALT_UP(instr...)					\
285f00ec48fSRussell King 	.pushsection ".alt.smp.init", "a"			;\
286450abd38SArd Biesheuvel 	.long	9998b - .					;\
287ed3768a8SDave Martin 9997:	instr							;\
28889c6bc58SRussell King 	.if . - 9997b == 2					;\
28989c6bc58SRussell King 		nop						;\
29089c6bc58SRussell King 	.endif							;\
291ed3768a8SDave Martin 	.if . - 9997b != 4					;\
292ed3768a8SDave Martin 		.error "ALT_UP() content must assemble to exactly 4 bytes";\
293ed3768a8SDave Martin 	.endif							;\
294f00ec48fSRussell King 	.popsection
295f00ec48fSRussell King #define ALT_UP_B(label)					\
296f00ec48fSRussell King 	.pushsection ".alt.smp.init", "a"			;\
297450abd38SArd Biesheuvel 	.long	9998b - .					;\
298a780e485SJian Cai 	W(b)	. + (label - 9998b)					;\
299f00ec48fSRussell King 	.popsection
300f00ec48fSRussell King #else
301f00ec48fSRussell King #define ALT_SMP(instr...)
302f00ec48fSRussell King #define ALT_UP(instr...) instr
303f00ec48fSRussell King #define ALT_UP_B(label) b label
304f00ec48fSRussell King #endif
305f00ec48fSRussell King 
306bac4e960SRussell King /*
307d675d0bcSWill Deacon  * Instruction barrier
308d675d0bcSWill Deacon  */
309d675d0bcSWill Deacon 	.macro	instr_sync
310d675d0bcSWill Deacon #if __LINUX_ARM_ARCH__ >= 7
311d675d0bcSWill Deacon 	isb
312d675d0bcSWill Deacon #elif __LINUX_ARM_ARCH__ == 6
313d675d0bcSWill Deacon 	mcr	p15, 0, r0, c7, c5, 4
314d675d0bcSWill Deacon #endif
315d675d0bcSWill Deacon 	.endm
316d675d0bcSWill Deacon 
317d675d0bcSWill Deacon /*
318bac4e960SRussell King  * SMP data memory barrier
319bac4e960SRussell King  */
320ed3768a8SDave Martin 	.macro	smp_dmb mode
321bac4e960SRussell King #ifdef CONFIG_SMP
322bac4e960SRussell King #if __LINUX_ARM_ARCH__ >= 7
323ed3768a8SDave Martin 	.ifeqs "\mode","arm"
3243ea12806SWill Deacon 	ALT_SMP(dmb	ish)
325ed3768a8SDave Martin 	.else
3263ea12806SWill Deacon 	ALT_SMP(W(dmb)	ish)
327ed3768a8SDave Martin 	.endif
328bac4e960SRussell King #elif __LINUX_ARM_ARCH__ == 6
329f00ec48fSRussell King 	ALT_SMP(mcr	p15, 0, r0, c7, c10, 5)	@ dmb
330f00ec48fSRussell King #else
331f00ec48fSRussell King #error Incompatible SMP platform
332bac4e960SRussell King #endif
333ed3768a8SDave Martin 	.ifeqs "\mode","arm"
334f00ec48fSRussell King 	ALT_UP(nop)
335ed3768a8SDave Martin 	.else
336ed3768a8SDave Martin 	ALT_UP(W(nop))
337ed3768a8SDave Martin 	.endif
338bac4e960SRussell King #endif
339bac4e960SRussell King 	.endm
340b86040a5SCatalin Marinas 
34155bdd694SCatalin Marinas #if defined(CONFIG_CPU_V7M)
34255bdd694SCatalin Marinas 	/*
34355bdd694SCatalin Marinas 	 * setmode is used to assert to be in svc mode during boot. For v7-M
34455bdd694SCatalin Marinas 	 * this is done in __v7m_setup, so setmode can be empty here.
34555bdd694SCatalin Marinas 	 */
34655bdd694SCatalin Marinas 	.macro	setmode, mode, reg
34755bdd694SCatalin Marinas 	.endm
34855bdd694SCatalin Marinas #elif defined(CONFIG_THUMB2_KERNEL)
349b86040a5SCatalin Marinas 	.macro	setmode, mode, reg
350b86040a5SCatalin Marinas 	mov	\reg, #\mode
351b86040a5SCatalin Marinas 	msr	cpsr_c, \reg
352b86040a5SCatalin Marinas 	.endm
353b86040a5SCatalin Marinas #else
354b86040a5SCatalin Marinas 	.macro	setmode, mode, reg
355b86040a5SCatalin Marinas 	msr	cpsr_c, #\mode
356b86040a5SCatalin Marinas 	.endm
357b86040a5SCatalin Marinas #endif
3588b592783SCatalin Marinas 
3598b592783SCatalin Marinas /*
36080c59dafSDave Martin  * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
36180c59dafSDave Martin  * a scratch register for the macro to overwrite.
36280c59dafSDave Martin  *
36380c59dafSDave Martin  * This macro is intended for forcing the CPU into SVC mode at boot time.
36480c59dafSDave Martin  * you cannot return to the original mode.
36580c59dafSDave Martin  */
36680c59dafSDave Martin .macro safe_svcmode_maskall reg:req
3670e0779daSLorenzo Pieralisi #if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M)
36880c59dafSDave Martin 	mrs	\reg , cpsr
3698e9c24a2SRussell King 	eor	\reg, \reg, #HYP_MODE
3708e9c24a2SRussell King 	tst	\reg, #MODE_MASK
37180c59dafSDave Martin 	bic	\reg , \reg , #MODE_MASK
3728e9c24a2SRussell King 	orr	\reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE
37380c59dafSDave Martin THUMB(	orr	\reg , \reg , #PSR_T_BIT	)
37480c59dafSDave Martin 	bne	1f
3752a552d5eSMarc Zyngier 	orr	\reg, \reg, #PSR_A_BIT
37614327c66SRussell King 	badr	lr, 2f
3772a552d5eSMarc Zyngier 	msr	spsr_cxsf, \reg
37880c59dafSDave Martin 	__MSR_ELR_HYP(14)
37980c59dafSDave Martin 	__ERET
3802a552d5eSMarc Zyngier 1:	msr	cpsr_c, \reg
38180c59dafSDave Martin 2:
3821ecec696SDave Martin #else
3831ecec696SDave Martin /*
3841ecec696SDave Martin  * workaround for possibly broken pre-v6 hardware
3851ecec696SDave Martin  * (akita, Sharp Zaurus C-1000, PXA270-based)
3861ecec696SDave Martin  */
3871ecec696SDave Martin 	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg
3881ecec696SDave Martin #endif
38980c59dafSDave Martin .endm
39080c59dafSDave Martin 
39180c59dafSDave Martin /*
3928b592783SCatalin Marinas  * STRT/LDRT access macros with ARM and Thumb-2 variants
3938b592783SCatalin Marinas  */
3948b592783SCatalin Marinas #ifdef CONFIG_THUMB2_KERNEL
3958b592783SCatalin Marinas 
3964e7682d0SCatalin Marinas 	.macro	usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER()
3978b592783SCatalin Marinas 9999:
3988b592783SCatalin Marinas 	.if	\inc == 1
399c001899aSStefan Agner 	\instr\()b\t\cond\().w \reg, [\ptr, #\off]
4008b592783SCatalin Marinas 	.elseif	\inc == 4
401c001899aSStefan Agner 	\instr\t\cond\().w \reg, [\ptr, #\off]
4028b592783SCatalin Marinas 	.else
4038b592783SCatalin Marinas 	.error	"Unsupported inc macro argument"
4048b592783SCatalin Marinas 	.endif
4058b592783SCatalin Marinas 
4064260415fSRussell King 	.pushsection __ex_table,"a"
4078b592783SCatalin Marinas 	.align	3
4088b592783SCatalin Marinas 	.long	9999b, \abort
4094260415fSRussell King 	.popsection
4108b592783SCatalin Marinas 	.endm
4118b592783SCatalin Marinas 
4128b592783SCatalin Marinas 	.macro	usracc, instr, reg, ptr, inc, cond, rept, abort
4138b592783SCatalin Marinas 	@ explicit IT instruction needed because of the label
4148b592783SCatalin Marinas 	@ introduced by the USER macro
4158b592783SCatalin Marinas 	.ifnc	\cond,al
4168b592783SCatalin Marinas 	.if	\rept == 1
4178b592783SCatalin Marinas 	itt	\cond
4188b592783SCatalin Marinas 	.elseif	\rept == 2
4198b592783SCatalin Marinas 	ittt	\cond
4208b592783SCatalin Marinas 	.else
4218b592783SCatalin Marinas 	.error	"Unsupported rept macro argument"
4228b592783SCatalin Marinas 	.endif
4238b592783SCatalin Marinas 	.endif
4248b592783SCatalin Marinas 
4258b592783SCatalin Marinas 	@ Slightly optimised to avoid incrementing the pointer twice
4268b592783SCatalin Marinas 	usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
4278b592783SCatalin Marinas 	.if	\rept == 2
4281142b71dSWill Deacon 	usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort
4298b592783SCatalin Marinas 	.endif
4308b592783SCatalin Marinas 
4318b592783SCatalin Marinas 	add\cond \ptr, #\rept * \inc
4328b592783SCatalin Marinas 	.endm
4338b592783SCatalin Marinas 
4348b592783SCatalin Marinas #else	/* !CONFIG_THUMB2_KERNEL */
4358b592783SCatalin Marinas 
4364e7682d0SCatalin Marinas 	.macro	usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER()
4378b592783SCatalin Marinas 	.rept	\rept
4388b592783SCatalin Marinas 9999:
4398b592783SCatalin Marinas 	.if	\inc == 1
440c001899aSStefan Agner 	\instr\()b\t\cond \reg, [\ptr], #\inc
4418b592783SCatalin Marinas 	.elseif	\inc == 4
442c001899aSStefan Agner 	\instr\t\cond \reg, [\ptr], #\inc
4438b592783SCatalin Marinas 	.else
4448b592783SCatalin Marinas 	.error	"Unsupported inc macro argument"
4458b592783SCatalin Marinas 	.endif
4468b592783SCatalin Marinas 
4474260415fSRussell King 	.pushsection __ex_table,"a"
4488b592783SCatalin Marinas 	.align	3
4498b592783SCatalin Marinas 	.long	9999b, \abort
4504260415fSRussell King 	.popsection
4518b592783SCatalin Marinas 	.endr
4528b592783SCatalin Marinas 	.endm
4538b592783SCatalin Marinas 
4548b592783SCatalin Marinas #endif	/* CONFIG_THUMB2_KERNEL */
4558b592783SCatalin Marinas 
4568b592783SCatalin Marinas 	.macro	strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
4578b592783SCatalin Marinas 	usracc	str, \reg, \ptr, \inc, \cond, \rept, \abort
4588b592783SCatalin Marinas 	.endm
4598b592783SCatalin Marinas 
4608b592783SCatalin Marinas 	.macro	ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
4618b592783SCatalin Marinas 	usracc	ldr, \reg, \ptr, \inc, \cond, \rept, \abort
4628b592783SCatalin Marinas 	.endm
4638f51965eSDave Martin 
4648f51965eSDave Martin /* Utility macro for declaring string literals */
4658f51965eSDave Martin 	.macro	string name:req, string
4668f51965eSDave Martin 	.type \name , #object
4678f51965eSDave Martin \name:
4688f51965eSDave Martin 	.asciz "\string"
4698f51965eSDave Martin 	.size \name , . - \name
4708f51965eSDave Martin 	.endm
4718f51965eSDave Martin 
4726ebbf2ceSRussell King 	.irp	c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
4736ebbf2ceSRussell King 	.macro	ret\c, reg
4746ebbf2ceSRussell King #if __LINUX_ARM_ARCH__ < 6
4756ebbf2ceSRussell King 	mov\c	pc, \reg
4766ebbf2ceSRussell King #else
4776ebbf2ceSRussell King 	.ifeqs	"\reg", "lr"
4786ebbf2ceSRussell King 	bx\c	\reg
4796ebbf2ceSRussell King 	.else
4806ebbf2ceSRussell King 	mov\c	pc, \reg
4816ebbf2ceSRussell King 	.endif
4826ebbf2ceSRussell King #endif
4836ebbf2ceSRussell King 	.endm
4846ebbf2ceSRussell King 	.endr
4856ebbf2ceSRussell King 
4866ebbf2ceSRussell King 	.macro	ret.w, reg
4876ebbf2ceSRussell King 	ret	\reg
4886ebbf2ceSRussell King #ifdef CONFIG_THUMB2_KERNEL
4896ebbf2ceSRussell King 	nop
4906ebbf2ceSRussell King #endif
4916ebbf2ceSRussell King 	.endm
4926ebbf2ceSRussell King 
4938bafae20SRussell King 	.macro	bug, msg, line
4948bafae20SRussell King #ifdef CONFIG_THUMB2_KERNEL
4958bafae20SRussell King 1:	.inst	0xde02
4968bafae20SRussell King #else
4978bafae20SRussell King 1:	.inst	0xe7f001f2
4988bafae20SRussell King #endif
4998bafae20SRussell King #ifdef CONFIG_DEBUG_BUGVERBOSE
5008bafae20SRussell King 	.pushsection .rodata.str, "aMS", %progbits, 1
5018bafae20SRussell King 2:	.asciz	"\msg"
5028bafae20SRussell King 	.popsection
5038bafae20SRussell King 	.pushsection __bug_table, "aw"
5048bafae20SRussell King 	.align	2
5058bafae20SRussell King 	.word	1b, 2b
5068bafae20SRussell King 	.hword	\line
5078bafae20SRussell King 	.popsection
5088bafae20SRussell King #endif
5098bafae20SRussell King 	.endm
5108bafae20SRussell King 
5110d73c3f8SMasami Hiramatsu #ifdef CONFIG_KPROBES
5120d73c3f8SMasami Hiramatsu #define _ASM_NOKPROBE(entry)				\
5130d73c3f8SMasami Hiramatsu 	.pushsection "_kprobe_blacklist", "aw" ;	\
5140d73c3f8SMasami Hiramatsu 	.balign 4 ;					\
5150d73c3f8SMasami Hiramatsu 	.long entry;					\
5160d73c3f8SMasami Hiramatsu 	.popsection
5170d73c3f8SMasami Hiramatsu #else
5180d73c3f8SMasami Hiramatsu #define _ASM_NOKPROBE(entry)
5190d73c3f8SMasami Hiramatsu #endif
5200d73c3f8SMasami Hiramatsu 
5210b167463SArd Biesheuvel 	.macro		__adldst_l, op, reg, sym, tmp, c
5220b167463SArd Biesheuvel 	.if		__LINUX_ARM_ARCH__ < 7
5230b167463SArd Biesheuvel 	ldr\c		\tmp, .La\@
5240b167463SArd Biesheuvel 	.subsection	1
5250b167463SArd Biesheuvel 	.align		2
5260b167463SArd Biesheuvel .La\@:	.long		\sym - .Lpc\@
5270b167463SArd Biesheuvel 	.previous
5280b167463SArd Biesheuvel 	.else
5290b167463SArd Biesheuvel 	.ifnb		\c
5300b167463SArd Biesheuvel  THUMB(	ittt		\c			)
5310b167463SArd Biesheuvel 	.endif
5320b167463SArd Biesheuvel 	movw\c		\tmp, #:lower16:\sym - .Lpc\@
5330b167463SArd Biesheuvel 	movt\c		\tmp, #:upper16:\sym - .Lpc\@
5340b167463SArd Biesheuvel 	.endif
5350b167463SArd Biesheuvel 
5360b167463SArd Biesheuvel #ifndef CONFIG_THUMB2_KERNEL
5370b167463SArd Biesheuvel 	.set		.Lpc\@, . + 8			// PC bias
5380b167463SArd Biesheuvel 	.ifc		\op, add
5390b167463SArd Biesheuvel 	add\c		\reg, \tmp, pc
5400b167463SArd Biesheuvel 	.else
5410b167463SArd Biesheuvel 	\op\c		\reg, [pc, \tmp]
5420b167463SArd Biesheuvel 	.endif
5430b167463SArd Biesheuvel #else
5440b167463SArd Biesheuvel .Lb\@:	add\c		\tmp, \tmp, pc
5450b167463SArd Biesheuvel 	/*
5460b167463SArd Biesheuvel 	 * In Thumb-2 builds, the PC bias depends on whether we are currently
5470b167463SArd Biesheuvel 	 * emitting into a .arm or a .thumb section. The size of the add opcode
5480b167463SArd Biesheuvel 	 * above will be 2 bytes when emitting in Thumb mode and 4 bytes when
5490b167463SArd Biesheuvel 	 * emitting in ARM mode, so let's use this to account for the bias.
5500b167463SArd Biesheuvel 	 */
5510b167463SArd Biesheuvel 	.set		.Lpc\@, . + (. - .Lb\@)
5520b167463SArd Biesheuvel 
5530b167463SArd Biesheuvel 	.ifnc		\op, add
5540b167463SArd Biesheuvel 	\op\c		\reg, [\tmp]
5550b167463SArd Biesheuvel 	.endif
5560b167463SArd Biesheuvel #endif
5570b167463SArd Biesheuvel 	.endm
5580b167463SArd Biesheuvel 
5590b167463SArd Biesheuvel 	/*
5600b167463SArd Biesheuvel 	 * mov_l - move a constant value or [relocated] address into a register
5610b167463SArd Biesheuvel 	 */
5620b167463SArd Biesheuvel 	.macro		mov_l, dst:req, imm:req
5630b167463SArd Biesheuvel 	.if		__LINUX_ARM_ARCH__ < 7
5640b167463SArd Biesheuvel 	ldr		\dst, =\imm
5650b167463SArd Biesheuvel 	.else
5660b167463SArd Biesheuvel 	movw		\dst, #:lower16:\imm
5670b167463SArd Biesheuvel 	movt		\dst, #:upper16:\imm
5680b167463SArd Biesheuvel 	.endif
5690b167463SArd Biesheuvel 	.endm
5700b167463SArd Biesheuvel 
5710b167463SArd Biesheuvel 	/*
5720b167463SArd Biesheuvel 	 * adr_l - adr pseudo-op with unlimited range
5730b167463SArd Biesheuvel 	 *
5740b167463SArd Biesheuvel 	 * @dst: destination register
5750b167463SArd Biesheuvel 	 * @sym: name of the symbol
5760b167463SArd Biesheuvel 	 * @cond: conditional opcode suffix
5770b167463SArd Biesheuvel 	 */
5780b167463SArd Biesheuvel 	.macro		adr_l, dst:req, sym:req, cond
5790b167463SArd Biesheuvel 	__adldst_l	add, \dst, \sym, \dst, \cond
5800b167463SArd Biesheuvel 	.endm
5810b167463SArd Biesheuvel 
5820b167463SArd Biesheuvel 	/*
5830b167463SArd Biesheuvel 	 * ldr_l - ldr <literal> pseudo-op with unlimited range
5840b167463SArd Biesheuvel 	 *
5850b167463SArd Biesheuvel 	 * @dst: destination register
5860b167463SArd Biesheuvel 	 * @sym: name of the symbol
5870b167463SArd Biesheuvel 	 * @cond: conditional opcode suffix
5880b167463SArd Biesheuvel 	 */
5890b167463SArd Biesheuvel 	.macro		ldr_l, dst:req, sym:req, cond
5900b167463SArd Biesheuvel 	__adldst_l	ldr, \dst, \sym, \dst, \cond
5910b167463SArd Biesheuvel 	.endm
5920b167463SArd Biesheuvel 
5930b167463SArd Biesheuvel 	/*
5940b167463SArd Biesheuvel 	 * str_l - str <literal> pseudo-op with unlimited range
5950b167463SArd Biesheuvel 	 *
5960b167463SArd Biesheuvel 	 * @src: source register
5970b167463SArd Biesheuvel 	 * @sym: name of the symbol
5980b167463SArd Biesheuvel 	 * @tmp: mandatory scratch register
5990b167463SArd Biesheuvel 	 * @cond: conditional opcode suffix
6000b167463SArd Biesheuvel 	 */
6010b167463SArd Biesheuvel 	.macro		str_l, src:req, sym:req, tmp:req, cond
6020b167463SArd Biesheuvel 	__adldst_l	str, \src, \sym, \tmp, \cond
6030b167463SArd Biesheuvel 	.endm
6040b167463SArd Biesheuvel 
6056468e898SArd Biesheuvel 	/*
6066468e898SArd Biesheuvel 	 * rev_l - byte-swap a 32-bit value
6076468e898SArd Biesheuvel 	 *
6086468e898SArd Biesheuvel 	 * @val: source/destination register
6096468e898SArd Biesheuvel 	 * @tmp: scratch register
6106468e898SArd Biesheuvel 	 */
6116468e898SArd Biesheuvel 	.macro		rev_l, val:req, tmp:req
6126468e898SArd Biesheuvel 	.if		__LINUX_ARM_ARCH__ < 6
6136468e898SArd Biesheuvel 	eor		\tmp, \val, \val, ror #16
6146468e898SArd Biesheuvel 	bic		\tmp, \tmp, #0x00ff0000
6156468e898SArd Biesheuvel 	mov		\val, \val, ror #8
6166468e898SArd Biesheuvel 	eor		\val, \val, \tmp, lsr #8
6176468e898SArd Biesheuvel 	.else
6186468e898SArd Biesheuvel 	rev		\val, \val
6196468e898SArd Biesheuvel 	.endif
6206468e898SArd Biesheuvel 	.endm
6216468e898SArd Biesheuvel 
6222bc58a6fSMagnus Damm #endif /* __ASM_ASSEMBLER_H__ */
623