xref: /openbmc/linux/arch/arm/include/asm/arch_gicv3.h (revision f8af4519)
1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2d5cd50d3SJean-Philippe Brucker /*
3d5cd50d3SJean-Philippe Brucker  * arch/arm/include/asm/arch_gicv3.h
4d5cd50d3SJean-Philippe Brucker  *
5d5cd50d3SJean-Philippe Brucker  * Copyright (C) 2015 ARM Ltd.
6d5cd50d3SJean-Philippe Brucker  */
7d5cd50d3SJean-Philippe Brucker #ifndef __ASM_ARCH_GICV3_H
8d5cd50d3SJean-Philippe Brucker #define __ASM_ARCH_GICV3_H
9d5cd50d3SJean-Philippe Brucker 
10d5cd50d3SJean-Philippe Brucker #ifndef __ASSEMBLY__
11d5cd50d3SJean-Philippe Brucker 
12d5cd50d3SJean-Philippe Brucker #include <linux/io.h>
138e31ed9cSMarc Zyngier #include <asm/barrier.h>
1492116b80SVladimir Murzin #include <asm/cacheflush.h>
154f254638SVladimir Murzin #include <asm/cp15.h>
16d5cd50d3SJean-Philippe Brucker 
17d5cd50d3SJean-Philippe Brucker #define ICC_EOIR1			__ACCESS_CP15(c12, 0, c12, 1)
18d5cd50d3SJean-Philippe Brucker #define ICC_DIR				__ACCESS_CP15(c12, 0, c11, 1)
19d5cd50d3SJean-Philippe Brucker #define ICC_IAR1			__ACCESS_CP15(c12, 0, c12, 0)
20d5cd50d3SJean-Philippe Brucker #define ICC_SGI1R			__ACCESS_CP15_64(0, c12)
21d5cd50d3SJean-Philippe Brucker #define ICC_PMR				__ACCESS_CP15(c4, 0, c6, 0)
22d5cd50d3SJean-Philippe Brucker #define ICC_CTLR			__ACCESS_CP15(c12, 0, c12, 4)
23d5cd50d3SJean-Philippe Brucker #define ICC_SRE				__ACCESS_CP15(c12, 0, c12, 5)
24d5cd50d3SJean-Philippe Brucker #define ICC_IGRPEN1			__ACCESS_CP15(c12, 0, c12, 7)
2591ef8442SDaniel Thompson #define ICC_BPR1			__ACCESS_CP15(c12, 0, c12, 3)
26e99da7c6SJulien Thierry #define ICC_RPR				__ACCESS_CP15(c12, 0, c11, 3)
27d5cd50d3SJean-Philippe Brucker 
28d6062a6dSMarc Zyngier #define __ICC_AP0Rx(x)			__ACCESS_CP15(c12, 0, c8, 4 | x)
29d6062a6dSMarc Zyngier #define ICC_AP0R0			__ICC_AP0Rx(0)
30d6062a6dSMarc Zyngier #define ICC_AP0R1			__ICC_AP0Rx(1)
31d6062a6dSMarc Zyngier #define ICC_AP0R2			__ICC_AP0Rx(2)
32d6062a6dSMarc Zyngier #define ICC_AP0R3			__ICC_AP0Rx(3)
33d6062a6dSMarc Zyngier 
34d6062a6dSMarc Zyngier #define __ICC_AP1Rx(x)			__ACCESS_CP15(c12, 0, c9, x)
35d6062a6dSMarc Zyngier #define ICC_AP1R0			__ICC_AP1Rx(0)
36d6062a6dSMarc Zyngier #define ICC_AP1R1			__ICC_AP1Rx(1)
37d6062a6dSMarc Zyngier #define ICC_AP1R2			__ICC_AP1Rx(2)
38d6062a6dSMarc Zyngier #define ICC_AP1R3			__ICC_AP1Rx(3)
39d6062a6dSMarc Zyngier 
40d5cd50d3SJean-Philippe Brucker #define ICC_HSRE			__ACCESS_CP15(c12, 4, c9, 5)
41d5cd50d3SJean-Philippe Brucker 
42d5cd50d3SJean-Philippe Brucker #define ICH_VSEIR			__ACCESS_CP15(c12, 4, c9, 4)
43d5cd50d3SJean-Philippe Brucker #define ICH_HCR				__ACCESS_CP15(c12, 4, c11, 0)
44d5cd50d3SJean-Philippe Brucker #define ICH_VTR				__ACCESS_CP15(c12, 4, c11, 1)
45d5cd50d3SJean-Philippe Brucker #define ICH_MISR			__ACCESS_CP15(c12, 4, c11, 2)
46d5cd50d3SJean-Philippe Brucker #define ICH_EISR			__ACCESS_CP15(c12, 4, c11, 3)
47b98c079bSMarc Zyngier #define ICH_ELRSR			__ACCESS_CP15(c12, 4, c11, 5)
48d5cd50d3SJean-Philippe Brucker #define ICH_VMCR			__ACCESS_CP15(c12, 4, c11, 7)
49d5cd50d3SJean-Philippe Brucker 
50d5cd50d3SJean-Philippe Brucker #define __LR0(x)			__ACCESS_CP15(c12, 4, c12, x)
51d5cd50d3SJean-Philippe Brucker #define __LR8(x)			__ACCESS_CP15(c12, 4, c13, x)
52d5cd50d3SJean-Philippe Brucker 
53d5cd50d3SJean-Philippe Brucker #define ICH_LR0				__LR0(0)
54d5cd50d3SJean-Philippe Brucker #define ICH_LR1				__LR0(1)
55d5cd50d3SJean-Philippe Brucker #define ICH_LR2				__LR0(2)
56d5cd50d3SJean-Philippe Brucker #define ICH_LR3				__LR0(3)
57d5cd50d3SJean-Philippe Brucker #define ICH_LR4				__LR0(4)
58d5cd50d3SJean-Philippe Brucker #define ICH_LR5				__LR0(5)
59d5cd50d3SJean-Philippe Brucker #define ICH_LR6				__LR0(6)
60d5cd50d3SJean-Philippe Brucker #define ICH_LR7				__LR0(7)
61d5cd50d3SJean-Philippe Brucker #define ICH_LR8				__LR8(0)
62d5cd50d3SJean-Philippe Brucker #define ICH_LR9				__LR8(1)
63d5cd50d3SJean-Philippe Brucker #define ICH_LR10			__LR8(2)
64d5cd50d3SJean-Philippe Brucker #define ICH_LR11			__LR8(3)
65d5cd50d3SJean-Philippe Brucker #define ICH_LR12			__LR8(4)
66d5cd50d3SJean-Philippe Brucker #define ICH_LR13			__LR8(5)
67d5cd50d3SJean-Philippe Brucker #define ICH_LR14			__LR8(6)
68d5cd50d3SJean-Philippe Brucker #define ICH_LR15			__LR8(7)
69d5cd50d3SJean-Philippe Brucker 
70d5cd50d3SJean-Philippe Brucker /* LR top half */
71d5cd50d3SJean-Philippe Brucker #define __LRC0(x)			__ACCESS_CP15(c12, 4, c14, x)
72d5cd50d3SJean-Philippe Brucker #define __LRC8(x)			__ACCESS_CP15(c12, 4, c15, x)
73d5cd50d3SJean-Philippe Brucker 
74d5cd50d3SJean-Philippe Brucker #define ICH_LRC0			__LRC0(0)
75d5cd50d3SJean-Philippe Brucker #define ICH_LRC1			__LRC0(1)
76d5cd50d3SJean-Philippe Brucker #define ICH_LRC2			__LRC0(2)
77d5cd50d3SJean-Philippe Brucker #define ICH_LRC3			__LRC0(3)
78d5cd50d3SJean-Philippe Brucker #define ICH_LRC4			__LRC0(4)
79d5cd50d3SJean-Philippe Brucker #define ICH_LRC5			__LRC0(5)
80d5cd50d3SJean-Philippe Brucker #define ICH_LRC6			__LRC0(6)
81d5cd50d3SJean-Philippe Brucker #define ICH_LRC7			__LRC0(7)
82d5cd50d3SJean-Philippe Brucker #define ICH_LRC8			__LRC8(0)
83d5cd50d3SJean-Philippe Brucker #define ICH_LRC9			__LRC8(1)
84d5cd50d3SJean-Philippe Brucker #define ICH_LRC10			__LRC8(2)
85d5cd50d3SJean-Philippe Brucker #define ICH_LRC11			__LRC8(3)
86d5cd50d3SJean-Philippe Brucker #define ICH_LRC12			__LRC8(4)
87d5cd50d3SJean-Philippe Brucker #define ICH_LRC13			__LRC8(5)
88d5cd50d3SJean-Philippe Brucker #define ICH_LRC14			__LRC8(6)
89d5cd50d3SJean-Philippe Brucker #define ICH_LRC15			__LRC8(7)
90d5cd50d3SJean-Philippe Brucker 
91d6062a6dSMarc Zyngier #define __ICH_AP0Rx(x)			__ACCESS_CP15(c12, 4, c8, x)
92d6062a6dSMarc Zyngier #define ICH_AP0R0			__ICH_AP0Rx(0)
93d6062a6dSMarc Zyngier #define ICH_AP0R1			__ICH_AP0Rx(1)
94d6062a6dSMarc Zyngier #define ICH_AP0R2			__ICH_AP0Rx(2)
95d6062a6dSMarc Zyngier #define ICH_AP0R3			__ICH_AP0Rx(3)
96d5cd50d3SJean-Philippe Brucker 
97d6062a6dSMarc Zyngier #define __ICH_AP1Rx(x)			__ACCESS_CP15(c12, 4, c9, x)
98d6062a6dSMarc Zyngier #define ICH_AP1R0			__ICH_AP1Rx(0)
99d6062a6dSMarc Zyngier #define ICH_AP1R1			__ICH_AP1Rx(1)
100d6062a6dSMarc Zyngier #define ICH_AP1R2			__ICH_AP1Rx(2)
101d6062a6dSMarc Zyngier #define ICH_AP1R3			__ICH_AP1Rx(3)
102d5cd50d3SJean-Philippe Brucker 
103a078bedfSVladimir Murzin /* A32-to-A64 mappings used by VGIC save/restore */
104a078bedfSVladimir Murzin 
105a078bedfSVladimir Murzin #define CPUIF_MAP(a32, a64)			\
106a078bedfSVladimir Murzin static inline void write_ ## a64(u32 val)	\
107a078bedfSVladimir Murzin {						\
108a078bedfSVladimir Murzin 	write_sysreg(val, a32);			\
109a078bedfSVladimir Murzin }						\
110a078bedfSVladimir Murzin static inline u32 read_ ## a64(void)		\
111a078bedfSVladimir Murzin {						\
112a078bedfSVladimir Murzin 	return read_sysreg(a32); 		\
113a078bedfSVladimir Murzin }						\
114a078bedfSVladimir Murzin 
115a078bedfSVladimir Murzin #define CPUIF_MAP_LO_HI(a32lo, a32hi, a64)	\
116a078bedfSVladimir Murzin static inline void write_ ## a64(u64 val)	\
117a078bedfSVladimir Murzin {						\
118a078bedfSVladimir Murzin 	write_sysreg(lower_32_bits(val), a32lo);\
119a078bedfSVladimir Murzin 	write_sysreg(upper_32_bits(val), a32hi);\
120a078bedfSVladimir Murzin }						\
121a078bedfSVladimir Murzin static inline u64 read_ ## a64(void)		\
122a078bedfSVladimir Murzin {						\
123a078bedfSVladimir Murzin 	u64 val = read_sysreg(a32lo);		\
124a078bedfSVladimir Murzin 						\
125a078bedfSVladimir Murzin 	val |=	(u64)read_sysreg(a32hi) << 32;	\
126a078bedfSVladimir Murzin 						\
127a078bedfSVladimir Murzin 	return val; 				\
128a078bedfSVladimir Murzin }
129a078bedfSVladimir Murzin 
13033625282SMarc Zyngier CPUIF_MAP(ICC_PMR, ICC_PMR_EL1)
131d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP0R0, ICC_AP0R0_EL1)
132d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP0R1, ICC_AP0R1_EL1)
133d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP0R2, ICC_AP0R2_EL1)
134d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP0R3, ICC_AP0R3_EL1)
135d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP1R0, ICC_AP1R0_EL1)
136d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP1R1, ICC_AP1R1_EL1)
137d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP1R2, ICC_AP1R2_EL1)
138d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP1R3, ICC_AP1R3_EL1)
139d6062a6dSMarc Zyngier 
140a078bedfSVladimir Murzin CPUIF_MAP(ICH_HCR, ICH_HCR_EL2)
141a078bedfSVladimir Murzin CPUIF_MAP(ICH_VTR, ICH_VTR_EL2)
142a078bedfSVladimir Murzin CPUIF_MAP(ICH_MISR, ICH_MISR_EL2)
143a078bedfSVladimir Murzin CPUIF_MAP(ICH_EISR, ICH_EISR_EL2)
144b98c079bSMarc Zyngier CPUIF_MAP(ICH_ELRSR, ICH_ELRSR_EL2)
145a078bedfSVladimir Murzin CPUIF_MAP(ICH_VMCR, ICH_VMCR_EL2)
146a078bedfSVladimir Murzin CPUIF_MAP(ICH_AP0R3, ICH_AP0R3_EL2)
147a078bedfSVladimir Murzin CPUIF_MAP(ICH_AP0R2, ICH_AP0R2_EL2)
148a078bedfSVladimir Murzin CPUIF_MAP(ICH_AP0R1, ICH_AP0R1_EL2)
149a078bedfSVladimir Murzin CPUIF_MAP(ICH_AP0R0, ICH_AP0R0_EL2)
150a078bedfSVladimir Murzin CPUIF_MAP(ICH_AP1R3, ICH_AP1R3_EL2)
151a078bedfSVladimir Murzin CPUIF_MAP(ICH_AP1R2, ICH_AP1R2_EL2)
152a078bedfSVladimir Murzin CPUIF_MAP(ICH_AP1R1, ICH_AP1R1_EL2)
153a078bedfSVladimir Murzin CPUIF_MAP(ICH_AP1R0, ICH_AP1R0_EL2)
154a078bedfSVladimir Murzin CPUIF_MAP(ICC_HSRE, ICC_SRE_EL2)
155a078bedfSVladimir Murzin CPUIF_MAP(ICC_SRE, ICC_SRE_EL1)
156a078bedfSVladimir Murzin 
157a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR15, ICH_LRC15, ICH_LR15_EL2)
158a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR14, ICH_LRC14, ICH_LR14_EL2)
159a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR13, ICH_LRC13, ICH_LR13_EL2)
160a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR12, ICH_LRC12, ICH_LR12_EL2)
161a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR11, ICH_LRC11, ICH_LR11_EL2)
162a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR10, ICH_LRC10, ICH_LR10_EL2)
163a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR9, ICH_LRC9, ICH_LR9_EL2)
164a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR8, ICH_LRC8, ICH_LR8_EL2)
165a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR7, ICH_LRC7, ICH_LR7_EL2)
166a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR6, ICH_LRC6, ICH_LR6_EL2)
167a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR5, ICH_LRC5, ICH_LR5_EL2)
168a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR4, ICH_LRC4, ICH_LR4_EL2)
169a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR3, ICH_LRC3, ICH_LR3_EL2)
170a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR2, ICH_LRC2, ICH_LR2_EL2)
171a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR1, ICH_LRC1, ICH_LR1_EL2)
172a078bedfSVladimir Murzin CPUIF_MAP_LO_HI(ICH_LR0, ICH_LRC0, ICH_LR0_EL2)
173a078bedfSVladimir Murzin 
174a078bedfSVladimir Murzin #define read_gicreg(r)                 read_##r()
175a078bedfSVladimir Murzin #define write_gicreg(v, r)             write_##r(v)
176a078bedfSVladimir Murzin 
177d5cd50d3SJean-Philippe Brucker /* Low-level accessors */
178d5cd50d3SJean-Philippe Brucker 
179d5cd50d3SJean-Philippe Brucker static inline void gic_write_eoir(u32 irq)
180d5cd50d3SJean-Philippe Brucker {
1814f254638SVladimir Murzin 	write_sysreg(irq, ICC_EOIR1);
182d5cd50d3SJean-Philippe Brucker 	isb();
183d5cd50d3SJean-Philippe Brucker }
184d5cd50d3SJean-Philippe Brucker 
185d5cd50d3SJean-Philippe Brucker static inline void gic_write_dir(u32 val)
186d5cd50d3SJean-Philippe Brucker {
1874f254638SVladimir Murzin 	write_sysreg(val, ICC_DIR);
188d5cd50d3SJean-Philippe Brucker 	isb();
189d5cd50d3SJean-Philippe Brucker }
190d5cd50d3SJean-Philippe Brucker 
191d5cd50d3SJean-Philippe Brucker static inline u32 gic_read_iar(void)
192d5cd50d3SJean-Philippe Brucker {
1934f254638SVladimir Murzin 	u32 irqstat = read_sysreg(ICC_IAR1);
194d5cd50d3SJean-Philippe Brucker 
1958f318526SMarc Zyngier 	dsb(sy);
1964f254638SVladimir Murzin 
197d5cd50d3SJean-Philippe Brucker 	return irqstat;
198d5cd50d3SJean-Philippe Brucker }
199d5cd50d3SJean-Philippe Brucker 
200d5cd50d3SJean-Philippe Brucker static inline void gic_write_ctlr(u32 val)
201d5cd50d3SJean-Philippe Brucker {
2024f254638SVladimir Murzin 	write_sysreg(val, ICC_CTLR);
203d5cd50d3SJean-Philippe Brucker 	isb();
204d5cd50d3SJean-Philippe Brucker }
205d5cd50d3SJean-Philippe Brucker 
206eda0d04aSShanker Donthineni static inline u32 gic_read_ctlr(void)
207eda0d04aSShanker Donthineni {
208eda0d04aSShanker Donthineni 	return read_sysreg(ICC_CTLR);
209eda0d04aSShanker Donthineni }
210eda0d04aSShanker Donthineni 
211d5cd50d3SJean-Philippe Brucker static inline void gic_write_grpen1(u32 val)
212d5cd50d3SJean-Philippe Brucker {
2134f254638SVladimir Murzin 	write_sysreg(val, ICC_IGRPEN1);
214d5cd50d3SJean-Philippe Brucker 	isb();
215d5cd50d3SJean-Philippe Brucker }
216d5cd50d3SJean-Philippe Brucker 
217d5cd50d3SJean-Philippe Brucker static inline void gic_write_sgi1r(u64 val)
218d5cd50d3SJean-Philippe Brucker {
2194f254638SVladimir Murzin 	write_sysreg(val, ICC_SGI1R);
220d5cd50d3SJean-Philippe Brucker }
221d5cd50d3SJean-Philippe Brucker 
222d5cd50d3SJean-Philippe Brucker static inline u32 gic_read_sre(void)
223d5cd50d3SJean-Philippe Brucker {
2244f254638SVladimir Murzin 	return read_sysreg(ICC_SRE);
225d5cd50d3SJean-Philippe Brucker }
226d5cd50d3SJean-Philippe Brucker 
227d5cd50d3SJean-Philippe Brucker static inline void gic_write_sre(u32 val)
228d5cd50d3SJean-Philippe Brucker {
2294f254638SVladimir Murzin 	write_sysreg(val, ICC_SRE);
230d5cd50d3SJean-Philippe Brucker 	isb();
231d5cd50d3SJean-Philippe Brucker }
232d5cd50d3SJean-Philippe Brucker 
23391ef8442SDaniel Thompson static inline void gic_write_bpr1(u32 val)
23491ef8442SDaniel Thompson {
2353d9cd95fSMarc Zyngier 	write_sysreg(val, ICC_BPR1);
23691ef8442SDaniel Thompson }
23791ef8442SDaniel Thompson 
238e99da7c6SJulien Thierry static inline u32 gic_read_pmr(void)
239e99da7c6SJulien Thierry {
240e99da7c6SJulien Thierry 	return read_sysreg(ICC_PMR);
241e99da7c6SJulien Thierry }
242e99da7c6SJulien Thierry 
243e99da7c6SJulien Thierry static inline void gic_write_pmr(u32 val)
244e99da7c6SJulien Thierry {
245e99da7c6SJulien Thierry 	write_sysreg(val, ICC_PMR);
246e99da7c6SJulien Thierry }
247e99da7c6SJulien Thierry 
248e99da7c6SJulien Thierry static inline u32 gic_read_rpr(void)
249e99da7c6SJulien Thierry {
250e99da7c6SJulien Thierry 	return read_sysreg(ICC_RPR);
251e99da7c6SJulien Thierry }
252e99da7c6SJulien Thierry 
253d5cd50d3SJean-Philippe Brucker /*
254d5cd50d3SJean-Philippe Brucker  * Even in 32bit systems that use LPAE, there is no guarantee that the I/O
255d5cd50d3SJean-Philippe Brucker  * interface provides true 64bit atomic accesses, so using strd/ldrd doesn't
256d5cd50d3SJean-Philippe Brucker  * make much sense.
257d5cd50d3SJean-Philippe Brucker  * Moreover, 64bit I/O emulation is extremely difficult to implement on
258d5cd50d3SJean-Philippe Brucker  * AArch32, since the syndrome register doesn't provide any information for
259d5cd50d3SJean-Philippe Brucker  * them.
260d5cd50d3SJean-Philippe Brucker  * Consequently, the following IO helpers use 32bit accesses.
261d5cd50d3SJean-Philippe Brucker  */
26292116b80SVladimir Murzin static inline void __gic_writeq_nonatomic(u64 val, volatile void __iomem *addr)
263d5cd50d3SJean-Philippe Brucker {
264d5cd50d3SJean-Philippe Brucker 	writel_relaxed((u32)val, addr);
265d5cd50d3SJean-Philippe Brucker 	writel_relaxed((u32)(val >> 32), addr + 4);
266d5cd50d3SJean-Philippe Brucker }
267d5cd50d3SJean-Philippe Brucker 
26892116b80SVladimir Murzin static inline u64 __gic_readq_nonatomic(const volatile void __iomem *addr)
269d5cd50d3SJean-Philippe Brucker {
270d5cd50d3SJean-Philippe Brucker 	u64 val;
271d5cd50d3SJean-Philippe Brucker 
272d5cd50d3SJean-Philippe Brucker 	val = readl_relaxed(addr);
273d5cd50d3SJean-Philippe Brucker 	val |= (u64)readl_relaxed(addr + 4) << 32;
274d5cd50d3SJean-Philippe Brucker 	return val;
275d5cd50d3SJean-Philippe Brucker }
276d5cd50d3SJean-Philippe Brucker 
27792116b80SVladimir Murzin #define gic_flush_dcache_to_poc(a,l)    __cpuc_flush_dcache_area((a), (l))
27892116b80SVladimir Murzin 
27992116b80SVladimir Murzin /*
28092116b80SVladimir Murzin  *  GICD_IROUTERn, contain the affinity values associated to each interrupt.
28192116b80SVladimir Murzin  *  The upper-word (aff3) will always be 0, so there is no need for a lock.
28292116b80SVladimir Murzin  */
28392116b80SVladimir Murzin #define gic_write_irouter(v, c)		__gic_writeq_nonatomic(v, c)
28492116b80SVladimir Murzin 
28592116b80SVladimir Murzin /*
28692116b80SVladimir Murzin  * GICR_TYPER is an ID register and doesn't need atomicity.
28792116b80SVladimir Murzin  */
28892116b80SVladimir Murzin #define gic_read_typer(c)		__gic_readq_nonatomic(c)
28992116b80SVladimir Murzin 
29092116b80SVladimir Murzin /*
29192116b80SVladimir Murzin  * GITS_BASER - hi and lo bits may be accessed independently.
29292116b80SVladimir Murzin  */
29392116b80SVladimir Murzin #define gits_read_baser(c)		__gic_readq_nonatomic(c)
29492116b80SVladimir Murzin #define gits_write_baser(v, c)		__gic_writeq_nonatomic(v, c)
29592116b80SVladimir Murzin 
29692116b80SVladimir Murzin /*
29792116b80SVladimir Murzin  * GICR_PENDBASER and GICR_PROPBASE are changed with LPIs disabled, so they
29892116b80SVladimir Murzin  * won't be being used during any updates and can be changed non-atomically
29992116b80SVladimir Murzin  */
30092116b80SVladimir Murzin #define gicr_read_propbaser(c)		__gic_readq_nonatomic(c)
30192116b80SVladimir Murzin #define gicr_write_propbaser(v, c)	__gic_writeq_nonatomic(v, c)
30292116b80SVladimir Murzin #define gicr_read_pendbaser(c)		__gic_readq_nonatomic(c)
30392116b80SVladimir Murzin #define gicr_write_pendbaser(v, c)	__gic_writeq_nonatomic(v, c)
30492116b80SVladimir Murzin 
30592116b80SVladimir Murzin /*
306f6a91da7SMarc Zyngier  * GICR_xLPIR - only the lower bits are significant
307f6a91da7SMarc Zyngier  */
308f6a91da7SMarc Zyngier #define gic_read_lpir(c)		readl_relaxed(c)
309f6a91da7SMarc Zyngier #define gic_write_lpir(v, c)		writel_relaxed(lower_32_bits(v), c)
310f6a91da7SMarc Zyngier 
311f6a91da7SMarc Zyngier /*
31292116b80SVladimir Murzin  * GITS_TYPER is an ID register and doesn't need atomicity.
31392116b80SVladimir Murzin  */
31492116b80SVladimir Murzin #define gits_read_typer(c)		__gic_readq_nonatomic(c)
31592116b80SVladimir Murzin 
31692116b80SVladimir Murzin /*
31792116b80SVladimir Murzin  * GITS_CBASER - hi and lo bits may be accessed independently.
31892116b80SVladimir Murzin  */
31992116b80SVladimir Murzin #define gits_read_cbaser(c)		__gic_readq_nonatomic(c)
32092116b80SVladimir Murzin #define gits_write_cbaser(v, c)		__gic_writeq_nonatomic(v, c)
32192116b80SVladimir Murzin 
32292116b80SVladimir Murzin /*
32392116b80SVladimir Murzin  * GITS_CWRITER - hi and lo bits may be accessed independently.
32492116b80SVladimir Murzin  */
32592116b80SVladimir Murzin #define gits_write_cwriter(v, c)	__gic_writeq_nonatomic(v, c)
32692116b80SVladimir Murzin 
3273ca63f36SMarc Zyngier /*
3283ca63f36SMarc Zyngier  * GITS_VPROPBASER - hi and lo bits may be accessed independently.
3293ca63f36SMarc Zyngier  */
3303ca63f36SMarc Zyngier #define gits_write_vpropbaser(v, c)	__gic_writeq_nonatomic(v, c)
3313ca63f36SMarc Zyngier 
3323ca63f36SMarc Zyngier /*
3333ca63f36SMarc Zyngier  * GITS_VPENDBASER - the Valid bit must be cleared before changing
3343ca63f36SMarc Zyngier  * anything else.
3353ca63f36SMarc Zyngier  */
336f8af4519SBen Dooks (Codethink) static inline void gits_write_vpendbaser(u64 val, void __iomem *addr)
3373ca63f36SMarc Zyngier {
3383ca63f36SMarc Zyngier 	u32 tmp;
3393ca63f36SMarc Zyngier 
3403ca63f36SMarc Zyngier 	tmp = readl_relaxed(addr + 4);
3413ca63f36SMarc Zyngier 	if (tmp & (GICR_VPENDBASER_Valid >> 32)) {
3423ca63f36SMarc Zyngier 		tmp &= ~(GICR_VPENDBASER_Valid >> 32);
3433ca63f36SMarc Zyngier 		writel_relaxed(tmp, addr + 4);
3443ca63f36SMarc Zyngier 	}
3453ca63f36SMarc Zyngier 
3463ca63f36SMarc Zyngier 	/*
3473ca63f36SMarc Zyngier 	 * Use the fact that __gic_writeq_nonatomic writes the second
3483ca63f36SMarc Zyngier 	 * half of the 64bit quantity after the first.
3493ca63f36SMarc Zyngier 	 */
3503ca63f36SMarc Zyngier 	__gic_writeq_nonatomic(val, addr);
3513ca63f36SMarc Zyngier }
3523ca63f36SMarc Zyngier 
3533ca63f36SMarc Zyngier #define gits_read_vpendbaser(c)		__gic_readq_nonatomic(c)
3543ca63f36SMarc Zyngier 
3553f1f3234SJulien Thierry static inline bool gic_prio_masking_enabled(void)
3563f1f3234SJulien Thierry {
3573f1f3234SJulien Thierry 	return false;
3583f1f3234SJulien Thierry }
3593f1f3234SJulien Thierry 
3603f1f3234SJulien Thierry static inline void gic_pmr_mask_irqs(void)
3613f1f3234SJulien Thierry {
3623f1f3234SJulien Thierry 	/* Should not get called. */
3633f1f3234SJulien Thierry 	WARN_ON_ONCE(true);
3643f1f3234SJulien Thierry }
3653f1f3234SJulien Thierry 
3663f1f3234SJulien Thierry static inline void gic_arch_enable_irqs(void)
3673f1f3234SJulien Thierry {
3683f1f3234SJulien Thierry 	/* Should not get called. */
3693f1f3234SJulien Thierry 	WARN_ON_ONCE(true);
3703f1f3234SJulien Thierry }
3713f1f3234SJulien Thierry 
372d5cd50d3SJean-Philippe Brucker #endif /* !__ASSEMBLY__ */
373d5cd50d3SJean-Philippe Brucker #endif /* !__ASM_ARCH_GICV3_H */
374