xref: /openbmc/linux/arch/arm/include/asm/arch_gicv3.h (revision 8bf0a804)
1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2d5cd50d3SJean-Philippe Brucker /*
3d5cd50d3SJean-Philippe Brucker  * arch/arm/include/asm/arch_gicv3.h
4d5cd50d3SJean-Philippe Brucker  *
5d5cd50d3SJean-Philippe Brucker  * Copyright (C) 2015 ARM Ltd.
6d5cd50d3SJean-Philippe Brucker  */
7d5cd50d3SJean-Philippe Brucker #ifndef __ASM_ARCH_GICV3_H
8d5cd50d3SJean-Philippe Brucker #define __ASM_ARCH_GICV3_H
9d5cd50d3SJean-Philippe Brucker 
10d5cd50d3SJean-Philippe Brucker #ifndef __ASSEMBLY__
11d5cd50d3SJean-Philippe Brucker 
12d5cd50d3SJean-Philippe Brucker #include <linux/io.h>
135e516846SMarc Zyngier #include <linux/io-64-nonatomic-lo-hi.h>
148e31ed9cSMarc Zyngier #include <asm/barrier.h>
1592116b80SVladimir Murzin #include <asm/cacheflush.h>
164f254638SVladimir Murzin #include <asm/cp15.h>
17d5cd50d3SJean-Philippe Brucker 
18d5cd50d3SJean-Philippe Brucker #define ICC_EOIR1			__ACCESS_CP15(c12, 0, c12, 1)
19d5cd50d3SJean-Philippe Brucker #define ICC_DIR				__ACCESS_CP15(c12, 0, c11, 1)
20d5cd50d3SJean-Philippe Brucker #define ICC_IAR1			__ACCESS_CP15(c12, 0, c12, 0)
21d5cd50d3SJean-Philippe Brucker #define ICC_SGI1R			__ACCESS_CP15_64(0, c12)
22d5cd50d3SJean-Philippe Brucker #define ICC_PMR				__ACCESS_CP15(c4, 0, c6, 0)
23d5cd50d3SJean-Philippe Brucker #define ICC_CTLR			__ACCESS_CP15(c12, 0, c12, 4)
24d5cd50d3SJean-Philippe Brucker #define ICC_SRE				__ACCESS_CP15(c12, 0, c12, 5)
25d5cd50d3SJean-Philippe Brucker #define ICC_IGRPEN1			__ACCESS_CP15(c12, 0, c12, 7)
2691ef8442SDaniel Thompson #define ICC_BPR1			__ACCESS_CP15(c12, 0, c12, 3)
27e99da7c6SJulien Thierry #define ICC_RPR				__ACCESS_CP15(c12, 0, c11, 3)
28d5cd50d3SJean-Philippe Brucker 
29d6062a6dSMarc Zyngier #define __ICC_AP0Rx(x)			__ACCESS_CP15(c12, 0, c8, 4 | x)
30d6062a6dSMarc Zyngier #define ICC_AP0R0			__ICC_AP0Rx(0)
31d6062a6dSMarc Zyngier #define ICC_AP0R1			__ICC_AP0Rx(1)
32d6062a6dSMarc Zyngier #define ICC_AP0R2			__ICC_AP0Rx(2)
33d6062a6dSMarc Zyngier #define ICC_AP0R3			__ICC_AP0Rx(3)
34d6062a6dSMarc Zyngier 
35d6062a6dSMarc Zyngier #define __ICC_AP1Rx(x)			__ACCESS_CP15(c12, 0, c9, x)
36d6062a6dSMarc Zyngier #define ICC_AP1R0			__ICC_AP1Rx(0)
37d6062a6dSMarc Zyngier #define ICC_AP1R1			__ICC_AP1Rx(1)
38d6062a6dSMarc Zyngier #define ICC_AP1R2			__ICC_AP1Rx(2)
39d6062a6dSMarc Zyngier #define ICC_AP1R3			__ICC_AP1Rx(3)
40d6062a6dSMarc Zyngier 
41a078bedfSVladimir Murzin #define CPUIF_MAP(a32, a64)			\
42a078bedfSVladimir Murzin static inline void write_ ## a64(u32 val)	\
43a078bedfSVladimir Murzin {						\
44a078bedfSVladimir Murzin 	write_sysreg(val, a32);			\
45a078bedfSVladimir Murzin }						\
46a078bedfSVladimir Murzin static inline u32 read_ ## a64(void)		\
47a078bedfSVladimir Murzin {						\
48a078bedfSVladimir Murzin 	return read_sysreg(a32); 		\
49a078bedfSVladimir Murzin }						\
50a078bedfSVladimir Murzin 
CPUIF_MAP(ICC_EOIR1,ICC_EOIR1_EL1)516efb5092SMark Rutland CPUIF_MAP(ICC_EOIR1, ICC_EOIR1_EL1)
5233625282SMarc Zyngier CPUIF_MAP(ICC_PMR, ICC_PMR_EL1)
53d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP0R0, ICC_AP0R0_EL1)
54d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP0R1, ICC_AP0R1_EL1)
55d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP0R2, ICC_AP0R2_EL1)
56d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP0R3, ICC_AP0R3_EL1)
57d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP1R0, ICC_AP1R0_EL1)
58d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP1R1, ICC_AP1R1_EL1)
59d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP1R2, ICC_AP1R2_EL1)
60d6062a6dSMarc Zyngier CPUIF_MAP(ICC_AP1R3, ICC_AP1R3_EL1)
61d6062a6dSMarc Zyngier 
62a078bedfSVladimir Murzin #define read_gicreg(r)                 read_##r()
63a078bedfSVladimir Murzin #define write_gicreg(v, r)             write_##r(v)
64a078bedfSVladimir Murzin 
65d5cd50d3SJean-Philippe Brucker /* Low-level accessors */
66d5cd50d3SJean-Philippe Brucker 
67d5cd50d3SJean-Philippe Brucker static inline void gic_write_dir(u32 val)
68d5cd50d3SJean-Philippe Brucker {
694f254638SVladimir Murzin 	write_sysreg(val, ICC_DIR);
70d5cd50d3SJean-Philippe Brucker 	isb();
71d5cd50d3SJean-Philippe Brucker }
72d5cd50d3SJean-Philippe Brucker 
gic_read_iar(void)73d5cd50d3SJean-Philippe Brucker static inline u32 gic_read_iar(void)
74d5cd50d3SJean-Philippe Brucker {
754f254638SVladimir Murzin 	u32 irqstat = read_sysreg(ICC_IAR1);
76d5cd50d3SJean-Philippe Brucker 
778f318526SMarc Zyngier 	dsb(sy);
784f254638SVladimir Murzin 
79d5cd50d3SJean-Philippe Brucker 	return irqstat;
80d5cd50d3SJean-Philippe Brucker }
81d5cd50d3SJean-Philippe Brucker 
gic_write_ctlr(u32 val)82d5cd50d3SJean-Philippe Brucker static inline void gic_write_ctlr(u32 val)
83d5cd50d3SJean-Philippe Brucker {
844f254638SVladimir Murzin 	write_sysreg(val, ICC_CTLR);
85d5cd50d3SJean-Philippe Brucker 	isb();
86d5cd50d3SJean-Philippe Brucker }
87d5cd50d3SJean-Philippe Brucker 
gic_read_ctlr(void)88eda0d04aSShanker Donthineni static inline u32 gic_read_ctlr(void)
89eda0d04aSShanker Donthineni {
90eda0d04aSShanker Donthineni 	return read_sysreg(ICC_CTLR);
91eda0d04aSShanker Donthineni }
92eda0d04aSShanker Donthineni 
gic_write_grpen1(u32 val)93d5cd50d3SJean-Philippe Brucker static inline void gic_write_grpen1(u32 val)
94d5cd50d3SJean-Philippe Brucker {
954f254638SVladimir Murzin 	write_sysreg(val, ICC_IGRPEN1);
96d5cd50d3SJean-Philippe Brucker 	isb();
97d5cd50d3SJean-Philippe Brucker }
98d5cd50d3SJean-Philippe Brucker 
gic_write_sgi1r(u64 val)99d5cd50d3SJean-Philippe Brucker static inline void gic_write_sgi1r(u64 val)
100d5cd50d3SJean-Philippe Brucker {
1014f254638SVladimir Murzin 	write_sysreg(val, ICC_SGI1R);
102d5cd50d3SJean-Philippe Brucker }
103d5cd50d3SJean-Philippe Brucker 
gic_read_sre(void)104d5cd50d3SJean-Philippe Brucker static inline u32 gic_read_sre(void)
105d5cd50d3SJean-Philippe Brucker {
1064f254638SVladimir Murzin 	return read_sysreg(ICC_SRE);
107d5cd50d3SJean-Philippe Brucker }
108d5cd50d3SJean-Philippe Brucker 
gic_write_sre(u32 val)109d5cd50d3SJean-Philippe Brucker static inline void gic_write_sre(u32 val)
110d5cd50d3SJean-Philippe Brucker {
1114f254638SVladimir Murzin 	write_sysreg(val, ICC_SRE);
112d5cd50d3SJean-Philippe Brucker 	isb();
113d5cd50d3SJean-Philippe Brucker }
114d5cd50d3SJean-Philippe Brucker 
gic_write_bpr1(u32 val)11591ef8442SDaniel Thompson static inline void gic_write_bpr1(u32 val)
11691ef8442SDaniel Thompson {
1173d9cd95fSMarc Zyngier 	write_sysreg(val, ICC_BPR1);
11891ef8442SDaniel Thompson }
11991ef8442SDaniel Thompson 
gic_read_pmr(void)120e99da7c6SJulien Thierry static inline u32 gic_read_pmr(void)
121e99da7c6SJulien Thierry {
122e99da7c6SJulien Thierry 	return read_sysreg(ICC_PMR);
123e99da7c6SJulien Thierry }
124e99da7c6SJulien Thierry 
gic_write_pmr(u32 val)125e99da7c6SJulien Thierry static inline void gic_write_pmr(u32 val)
126e99da7c6SJulien Thierry {
127e99da7c6SJulien Thierry 	write_sysreg(val, ICC_PMR);
128e99da7c6SJulien Thierry }
129e99da7c6SJulien Thierry 
gic_read_rpr(void)130e99da7c6SJulien Thierry static inline u32 gic_read_rpr(void)
131e99da7c6SJulien Thierry {
132e99da7c6SJulien Thierry 	return read_sysreg(ICC_RPR);
133e99da7c6SJulien Thierry }
134e99da7c6SJulien Thierry 
135d5cd50d3SJean-Philippe Brucker /*
136d5cd50d3SJean-Philippe Brucker  * Even in 32bit systems that use LPAE, there is no guarantee that the I/O
137d5cd50d3SJean-Philippe Brucker  * interface provides true 64bit atomic accesses, so using strd/ldrd doesn't
138d5cd50d3SJean-Philippe Brucker  * make much sense.
139d5cd50d3SJean-Philippe Brucker  * Moreover, 64bit I/O emulation is extremely difficult to implement on
140d5cd50d3SJean-Philippe Brucker  * AArch32, since the syndrome register doesn't provide any information for
141d5cd50d3SJean-Philippe Brucker  * them.
142d5cd50d3SJean-Philippe Brucker  * Consequently, the following IO helpers use 32bit accesses.
143d5cd50d3SJean-Philippe Brucker  */
__gic_writeq_nonatomic(u64 val,volatile void __iomem * addr)14492116b80SVladimir Murzin static inline void __gic_writeq_nonatomic(u64 val, volatile void __iomem *addr)
145d5cd50d3SJean-Philippe Brucker {
146d5cd50d3SJean-Philippe Brucker 	writel_relaxed((u32)val, addr);
147d5cd50d3SJean-Philippe Brucker 	writel_relaxed((u32)(val >> 32), addr + 4);
148d5cd50d3SJean-Philippe Brucker }
149d5cd50d3SJean-Philippe Brucker 
__gic_readq_nonatomic(const volatile void __iomem * addr)15092116b80SVladimir Murzin static inline u64 __gic_readq_nonatomic(const volatile void __iomem *addr)
151d5cd50d3SJean-Philippe Brucker {
152d5cd50d3SJean-Philippe Brucker 	u64 val;
153d5cd50d3SJean-Philippe Brucker 
154d5cd50d3SJean-Philippe Brucker 	val = readl_relaxed(addr);
155d5cd50d3SJean-Philippe Brucker 	val |= (u64)readl_relaxed(addr + 4) << 32;
156d5cd50d3SJean-Philippe Brucker 	return val;
157d5cd50d3SJean-Philippe Brucker }
158d5cd50d3SJean-Philippe Brucker 
15992116b80SVladimir Murzin #define gic_flush_dcache_to_poc(a,l)    __cpuc_flush_dcache_area((a), (l))
16092116b80SVladimir Murzin 
16192116b80SVladimir Murzin /*
16292116b80SVladimir Murzin  *  GICD_IROUTERn, contain the affinity values associated to each interrupt.
16392116b80SVladimir Murzin  *  The upper-word (aff3) will always be 0, so there is no need for a lock.
16492116b80SVladimir Murzin  */
16592116b80SVladimir Murzin #define gic_write_irouter(v, c)		__gic_writeq_nonatomic(v, c)
16692116b80SVladimir Murzin 
16792116b80SVladimir Murzin /*
16892116b80SVladimir Murzin  * GICR_TYPER is an ID register and doesn't need atomicity.
16992116b80SVladimir Murzin  */
17092116b80SVladimir Murzin #define gic_read_typer(c)		__gic_readq_nonatomic(c)
17192116b80SVladimir Murzin 
17292116b80SVladimir Murzin /*
17392116b80SVladimir Murzin  * GITS_BASER - hi and lo bits may be accessed independently.
17492116b80SVladimir Murzin  */
17592116b80SVladimir Murzin #define gits_read_baser(c)		__gic_readq_nonatomic(c)
17692116b80SVladimir Murzin #define gits_write_baser(v, c)		__gic_writeq_nonatomic(v, c)
17792116b80SVladimir Murzin 
17892116b80SVladimir Murzin /*
17992116b80SVladimir Murzin  * GICR_PENDBASER and GICR_PROPBASE are changed with LPIs disabled, so they
18092116b80SVladimir Murzin  * won't be being used during any updates and can be changed non-atomically
18192116b80SVladimir Murzin  */
18292116b80SVladimir Murzin #define gicr_read_propbaser(c)		__gic_readq_nonatomic(c)
18392116b80SVladimir Murzin #define gicr_write_propbaser(v, c)	__gic_writeq_nonatomic(v, c)
18492116b80SVladimir Murzin #define gicr_read_pendbaser(c)		__gic_readq_nonatomic(c)
18592116b80SVladimir Murzin #define gicr_write_pendbaser(v, c)	__gic_writeq_nonatomic(v, c)
18692116b80SVladimir Murzin 
18792116b80SVladimir Murzin /*
188f6a91da7SMarc Zyngier  * GICR_xLPIR - only the lower bits are significant
189f6a91da7SMarc Zyngier  */
190f6a91da7SMarc Zyngier #define gic_read_lpir(c)		readl_relaxed(c)
191f6a91da7SMarc Zyngier #define gic_write_lpir(v, c)		writel_relaxed(lower_32_bits(v), c)
192f6a91da7SMarc Zyngier 
193f6a91da7SMarc Zyngier /*
19492116b80SVladimir Murzin  * GITS_TYPER is an ID register and doesn't need atomicity.
19592116b80SVladimir Murzin  */
19692116b80SVladimir Murzin #define gits_read_typer(c)		__gic_readq_nonatomic(c)
19792116b80SVladimir Murzin 
19892116b80SVladimir Murzin /*
19992116b80SVladimir Murzin  * GITS_CBASER - hi and lo bits may be accessed independently.
20092116b80SVladimir Murzin  */
20192116b80SVladimir Murzin #define gits_read_cbaser(c)		__gic_readq_nonatomic(c)
20292116b80SVladimir Murzin #define gits_write_cbaser(v, c)		__gic_writeq_nonatomic(v, c)
20392116b80SVladimir Murzin 
20492116b80SVladimir Murzin /*
20592116b80SVladimir Murzin  * GITS_CWRITER - hi and lo bits may be accessed independently.
20692116b80SVladimir Murzin  */
20792116b80SVladimir Murzin #define gits_write_cwriter(v, c)	__gic_writeq_nonatomic(v, c)
20892116b80SVladimir Murzin 
2093ca63f36SMarc Zyngier /*
2105186a6ccSZenghui Yu  * GICR_VPROPBASER - hi and lo bits may be accessed independently.
2113ca63f36SMarc Zyngier  */
2125186a6ccSZenghui Yu #define gicr_read_vpropbaser(c)		__gic_readq_nonatomic(c)
2135186a6ccSZenghui Yu #define gicr_write_vpropbaser(v, c)	__gic_writeq_nonatomic(v, c)
2143ca63f36SMarc Zyngier 
2153ca63f36SMarc Zyngier /*
2165186a6ccSZenghui Yu  * GICR_VPENDBASER - the Valid bit must be cleared before changing
2173ca63f36SMarc Zyngier  * anything else.
2183ca63f36SMarc Zyngier  */
gicr_write_vpendbaser(u64 val,void __iomem * addr)2195186a6ccSZenghui Yu static inline void gicr_write_vpendbaser(u64 val, void __iomem *addr)
2203ca63f36SMarc Zyngier {
2213ca63f36SMarc Zyngier 	u32 tmp;
2223ca63f36SMarc Zyngier 
2233ca63f36SMarc Zyngier 	tmp = readl_relaxed(addr + 4);
2243ca63f36SMarc Zyngier 	if (tmp & (GICR_VPENDBASER_Valid >> 32)) {
2253ca63f36SMarc Zyngier 		tmp &= ~(GICR_VPENDBASER_Valid >> 32);
2263ca63f36SMarc Zyngier 		writel_relaxed(tmp, addr + 4);
2273ca63f36SMarc Zyngier 	}
2283ca63f36SMarc Zyngier 
2293ca63f36SMarc Zyngier 	/*
2303ca63f36SMarc Zyngier 	 * Use the fact that __gic_writeq_nonatomic writes the second
2313ca63f36SMarc Zyngier 	 * half of the 64bit quantity after the first.
2323ca63f36SMarc Zyngier 	 */
2333ca63f36SMarc Zyngier 	__gic_writeq_nonatomic(val, addr);
2343ca63f36SMarc Zyngier }
2353ca63f36SMarc Zyngier 
2365186a6ccSZenghui Yu #define gicr_read_vpendbaser(c)		__gic_readq_nonatomic(c)
2373ca63f36SMarc Zyngier 
gic_prio_masking_enabled(void)2383f1f3234SJulien Thierry static inline bool gic_prio_masking_enabled(void)
2393f1f3234SJulien Thierry {
2403f1f3234SJulien Thierry 	return false;
2413f1f3234SJulien Thierry }
2423f1f3234SJulien Thierry 
gic_pmr_mask_irqs(void)2433f1f3234SJulien Thierry static inline void gic_pmr_mask_irqs(void)
2443f1f3234SJulien Thierry {
2453f1f3234SJulien Thierry 	/* Should not get called. */
2463f1f3234SJulien Thierry 	WARN_ON_ONCE(true);
2473f1f3234SJulien Thierry }
2483f1f3234SJulien Thierry 
gic_arch_enable_irqs(void)2493f1f3234SJulien Thierry static inline void gic_arch_enable_irqs(void)
2503f1f3234SJulien Thierry {
2513f1f3234SJulien Thierry 	/* Should not get called. */
2523f1f3234SJulien Thierry 	WARN_ON_ONCE(true);
2533f1f3234SJulien Thierry }
2543f1f3234SJulien Thierry 
gic_has_relaxed_pmr_sync(void)255*8bf0a804SMark Rutland static inline bool gic_has_relaxed_pmr_sync(void)
256*8bf0a804SMark Rutland {
257*8bf0a804SMark Rutland 	return false;
258*8bf0a804SMark Rutland }
259*8bf0a804SMark Rutland 
260d5cd50d3SJean-Philippe Brucker #endif /* !__ASSEMBLY__ */
261d5cd50d3SJean-Philippe Brucker #endif /* !__ASM_ARCH_GICV3_H */
262