1 /* 2 * linux/arch/arm/common/sa1111.c 3 * 4 * SA1111 support 5 * 6 * Original code by John Dorsey 7 * 8 * This program is free software; you can redistribute it and/or modify 9 * it under the terms of the GNU General Public License version 2 as 10 * published by the Free Software Foundation. 11 * 12 * This file contains all generic SA1111 support. 13 * 14 * All initialization functions provided here are intended to be called 15 * from machine specific code with proper arguments when required. 16 */ 17 #include <linux/module.h> 18 #include <linux/init.h> 19 #include <linux/kernel.h> 20 #include <linux/delay.h> 21 #include <linux/errno.h> 22 #include <linux/ioport.h> 23 #include <linux/platform_device.h> 24 #include <linux/slab.h> 25 #include <linux/spinlock.h> 26 #include <linux/dma-mapping.h> 27 #include <linux/clk.h> 28 #include <linux/io.h> 29 30 #include <mach/hardware.h> 31 #include <asm/mach-types.h> 32 #include <asm/irq.h> 33 #include <asm/mach/irq.h> 34 #include <asm/sizes.h> 35 36 #include <asm/hardware/sa1111.h> 37 38 /* SA1111 IRQs */ 39 #define IRQ_GPAIN0 (0) 40 #define IRQ_GPAIN1 (1) 41 #define IRQ_GPAIN2 (2) 42 #define IRQ_GPAIN3 (3) 43 #define IRQ_GPBIN0 (4) 44 #define IRQ_GPBIN1 (5) 45 #define IRQ_GPBIN2 (6) 46 #define IRQ_GPBIN3 (7) 47 #define IRQ_GPBIN4 (8) 48 #define IRQ_GPBIN5 (9) 49 #define IRQ_GPCIN0 (10) 50 #define IRQ_GPCIN1 (11) 51 #define IRQ_GPCIN2 (12) 52 #define IRQ_GPCIN3 (13) 53 #define IRQ_GPCIN4 (14) 54 #define IRQ_GPCIN5 (15) 55 #define IRQ_GPCIN6 (16) 56 #define IRQ_GPCIN7 (17) 57 #define IRQ_MSTXINT (18) 58 #define IRQ_MSRXINT (19) 59 #define IRQ_MSSTOPERRINT (20) 60 #define IRQ_TPTXINT (21) 61 #define IRQ_TPRXINT (22) 62 #define IRQ_TPSTOPERRINT (23) 63 #define SSPXMTINT (24) 64 #define SSPRCVINT (25) 65 #define SSPROR (26) 66 #define AUDXMTDMADONEA (32) 67 #define AUDRCVDMADONEA (33) 68 #define AUDXMTDMADONEB (34) 69 #define AUDRCVDMADONEB (35) 70 #define AUDTFSR (36) 71 #define AUDRFSR (37) 72 #define AUDTUR (38) 73 #define AUDROR (39) 74 #define AUDDTS (40) 75 #define AUDRDD (41) 76 #define AUDSTO (42) 77 #define IRQ_USBPWR (43) 78 #define IRQ_HCIM (44) 79 #define IRQ_HCIBUFFACC (45) 80 #define IRQ_HCIRMTWKP (46) 81 #define IRQ_NHCIMFCIR (47) 82 #define IRQ_USB_PORT_RESUME (48) 83 #define IRQ_S0_READY_NINT (49) 84 #define IRQ_S1_READY_NINT (50) 85 #define IRQ_S0_CD_VALID (51) 86 #define IRQ_S1_CD_VALID (52) 87 #define IRQ_S0_BVD1_STSCHG (53) 88 #define IRQ_S1_BVD1_STSCHG (54) 89 90 extern void __init sa1110_mb_enable(void); 91 92 /* 93 * We keep the following data for the overall SA1111. Note that the 94 * struct device and struct resource are "fake"; they should be supplied 95 * by the bus above us. However, in the interests of getting all SA1111 96 * drivers converted over to the device model, we provide this as an 97 * anchor point for all the other drivers. 98 */ 99 struct sa1111 { 100 struct device *dev; 101 struct clk *clk; 102 unsigned long phys; 103 int irq; 104 int irq_base; /* base for cascaded on-chip IRQs */ 105 spinlock_t lock; 106 void __iomem *base; 107 #ifdef CONFIG_PM 108 void *saved_state; 109 #endif 110 }; 111 112 /* 113 * We _really_ need to eliminate this. Its only users 114 * are the PWM and DMA checking code. 115 */ 116 static struct sa1111 *g_sa1111; 117 118 struct sa1111_dev_info { 119 unsigned long offset; 120 unsigned long skpcr_mask; 121 unsigned int devid; 122 unsigned int irq[6]; 123 }; 124 125 static struct sa1111_dev_info sa1111_devices[] = { 126 { 127 .offset = SA1111_USB, 128 .skpcr_mask = SKPCR_UCLKEN, 129 .devid = SA1111_DEVID_USB, 130 .irq = { 131 IRQ_USBPWR, 132 IRQ_HCIM, 133 IRQ_HCIBUFFACC, 134 IRQ_HCIRMTWKP, 135 IRQ_NHCIMFCIR, 136 IRQ_USB_PORT_RESUME 137 }, 138 }, 139 { 140 .offset = 0x0600, 141 .skpcr_mask = SKPCR_I2SCLKEN | SKPCR_L3CLKEN, 142 .devid = SA1111_DEVID_SAC, 143 .irq = { 144 AUDXMTDMADONEA, 145 AUDXMTDMADONEB, 146 AUDRCVDMADONEA, 147 AUDRCVDMADONEB 148 }, 149 }, 150 { 151 .offset = 0x0800, 152 .skpcr_mask = SKPCR_SCLKEN, 153 .devid = SA1111_DEVID_SSP, 154 }, 155 { 156 .offset = SA1111_KBD, 157 .skpcr_mask = SKPCR_PTCLKEN, 158 .devid = SA1111_DEVID_PS2, 159 .irq = { 160 IRQ_TPRXINT, 161 IRQ_TPTXINT 162 }, 163 }, 164 { 165 .offset = SA1111_MSE, 166 .skpcr_mask = SKPCR_PMCLKEN, 167 .devid = SA1111_DEVID_PS2, 168 .irq = { 169 IRQ_MSRXINT, 170 IRQ_MSTXINT 171 }, 172 }, 173 { 174 .offset = 0x1800, 175 .skpcr_mask = 0, 176 .devid = SA1111_DEVID_PCMCIA, 177 .irq = { 178 IRQ_S0_READY_NINT, 179 IRQ_S0_CD_VALID, 180 IRQ_S0_BVD1_STSCHG, 181 IRQ_S1_READY_NINT, 182 IRQ_S1_CD_VALID, 183 IRQ_S1_BVD1_STSCHG, 184 }, 185 }, 186 }; 187 188 /* 189 * SA1111 interrupt support. Since clearing an IRQ while there are 190 * active IRQs causes the interrupt output to pulse, the upper levels 191 * will call us again if there are more interrupts to process. 192 */ 193 static void 194 sa1111_irq_handler(unsigned int irq, struct irq_desc *desc) 195 { 196 unsigned int stat0, stat1, i; 197 struct sa1111 *sachip = irq_get_handler_data(irq); 198 void __iomem *mapbase = sachip->base + SA1111_INTC; 199 200 stat0 = sa1111_readl(mapbase + SA1111_INTSTATCLR0); 201 stat1 = sa1111_readl(mapbase + SA1111_INTSTATCLR1); 202 203 sa1111_writel(stat0, mapbase + SA1111_INTSTATCLR0); 204 205 desc->irq_data.chip->irq_ack(&desc->irq_data); 206 207 sa1111_writel(stat1, mapbase + SA1111_INTSTATCLR1); 208 209 if (stat0 == 0 && stat1 == 0) { 210 do_bad_IRQ(irq, desc); 211 return; 212 } 213 214 for (i = 0; stat0; i++, stat0 >>= 1) 215 if (stat0 & 1) 216 generic_handle_irq(i + sachip->irq_base); 217 218 for (i = 32; stat1; i++, stat1 >>= 1) 219 if (stat1 & 1) 220 generic_handle_irq(i + sachip->irq_base); 221 222 /* For level-based interrupts */ 223 desc->irq_data.chip->irq_unmask(&desc->irq_data); 224 } 225 226 #define SA1111_IRQMASK_LO(x) (1 << (x - sachip->irq_base)) 227 #define SA1111_IRQMASK_HI(x) (1 << (x - sachip->irq_base - 32)) 228 229 static void sa1111_ack_irq(struct irq_data *d) 230 { 231 } 232 233 static void sa1111_mask_lowirq(struct irq_data *d) 234 { 235 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 236 void __iomem *mapbase = sachip->base + SA1111_INTC; 237 unsigned long ie0; 238 239 ie0 = sa1111_readl(mapbase + SA1111_INTEN0); 240 ie0 &= ~SA1111_IRQMASK_LO(d->irq); 241 writel(ie0, mapbase + SA1111_INTEN0); 242 } 243 244 static void sa1111_unmask_lowirq(struct irq_data *d) 245 { 246 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 247 void __iomem *mapbase = sachip->base + SA1111_INTC; 248 unsigned long ie0; 249 250 ie0 = sa1111_readl(mapbase + SA1111_INTEN0); 251 ie0 |= SA1111_IRQMASK_LO(d->irq); 252 sa1111_writel(ie0, mapbase + SA1111_INTEN0); 253 } 254 255 /* 256 * Attempt to re-trigger the interrupt. The SA1111 contains a register 257 * (INTSET) which claims to do this. However, in practice no amount of 258 * manipulation of INTEN and INTSET guarantees that the interrupt will 259 * be triggered. In fact, its very difficult, if not impossible to get 260 * INTSET to re-trigger the interrupt. 261 */ 262 static int sa1111_retrigger_lowirq(struct irq_data *d) 263 { 264 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 265 void __iomem *mapbase = sachip->base + SA1111_INTC; 266 unsigned int mask = SA1111_IRQMASK_LO(d->irq); 267 unsigned long ip0; 268 int i; 269 270 ip0 = sa1111_readl(mapbase + SA1111_INTPOL0); 271 for (i = 0; i < 8; i++) { 272 sa1111_writel(ip0 ^ mask, mapbase + SA1111_INTPOL0); 273 sa1111_writel(ip0, mapbase + SA1111_INTPOL0); 274 if (sa1111_readl(mapbase + SA1111_INTSTATCLR0) & mask) 275 break; 276 } 277 278 if (i == 8) 279 printk(KERN_ERR "Danger Will Robinson: failed to " 280 "re-trigger IRQ%d\n", d->irq); 281 return i == 8 ? -1 : 0; 282 } 283 284 static int sa1111_type_lowirq(struct irq_data *d, unsigned int flags) 285 { 286 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 287 void __iomem *mapbase = sachip->base + SA1111_INTC; 288 unsigned int mask = SA1111_IRQMASK_LO(d->irq); 289 unsigned long ip0; 290 291 if (flags == IRQ_TYPE_PROBE) 292 return 0; 293 294 if ((!(flags & IRQ_TYPE_EDGE_RISING) ^ !(flags & IRQ_TYPE_EDGE_FALLING)) == 0) 295 return -EINVAL; 296 297 ip0 = sa1111_readl(mapbase + SA1111_INTPOL0); 298 if (flags & IRQ_TYPE_EDGE_RISING) 299 ip0 &= ~mask; 300 else 301 ip0 |= mask; 302 sa1111_writel(ip0, mapbase + SA1111_INTPOL0); 303 sa1111_writel(ip0, mapbase + SA1111_WAKEPOL0); 304 305 return 0; 306 } 307 308 static int sa1111_wake_lowirq(struct irq_data *d, unsigned int on) 309 { 310 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 311 void __iomem *mapbase = sachip->base + SA1111_INTC; 312 unsigned int mask = SA1111_IRQMASK_LO(d->irq); 313 unsigned long we0; 314 315 we0 = sa1111_readl(mapbase + SA1111_WAKEEN0); 316 if (on) 317 we0 |= mask; 318 else 319 we0 &= ~mask; 320 sa1111_writel(we0, mapbase + SA1111_WAKEEN0); 321 322 return 0; 323 } 324 325 static struct irq_chip sa1111_low_chip = { 326 .name = "SA1111-l", 327 .irq_ack = sa1111_ack_irq, 328 .irq_mask = sa1111_mask_lowirq, 329 .irq_unmask = sa1111_unmask_lowirq, 330 .irq_retrigger = sa1111_retrigger_lowirq, 331 .irq_set_type = sa1111_type_lowirq, 332 .irq_set_wake = sa1111_wake_lowirq, 333 }; 334 335 static void sa1111_mask_highirq(struct irq_data *d) 336 { 337 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 338 void __iomem *mapbase = sachip->base + SA1111_INTC; 339 unsigned long ie1; 340 341 ie1 = sa1111_readl(mapbase + SA1111_INTEN1); 342 ie1 &= ~SA1111_IRQMASK_HI(d->irq); 343 sa1111_writel(ie1, mapbase + SA1111_INTEN1); 344 } 345 346 static void sa1111_unmask_highirq(struct irq_data *d) 347 { 348 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 349 void __iomem *mapbase = sachip->base + SA1111_INTC; 350 unsigned long ie1; 351 352 ie1 = sa1111_readl(mapbase + SA1111_INTEN1); 353 ie1 |= SA1111_IRQMASK_HI(d->irq); 354 sa1111_writel(ie1, mapbase + SA1111_INTEN1); 355 } 356 357 /* 358 * Attempt to re-trigger the interrupt. The SA1111 contains a register 359 * (INTSET) which claims to do this. However, in practice no amount of 360 * manipulation of INTEN and INTSET guarantees that the interrupt will 361 * be triggered. In fact, its very difficult, if not impossible to get 362 * INTSET to re-trigger the interrupt. 363 */ 364 static int sa1111_retrigger_highirq(struct irq_data *d) 365 { 366 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 367 void __iomem *mapbase = sachip->base + SA1111_INTC; 368 unsigned int mask = SA1111_IRQMASK_HI(d->irq); 369 unsigned long ip1; 370 int i; 371 372 ip1 = sa1111_readl(mapbase + SA1111_INTPOL1); 373 for (i = 0; i < 8; i++) { 374 sa1111_writel(ip1 ^ mask, mapbase + SA1111_INTPOL1); 375 sa1111_writel(ip1, mapbase + SA1111_INTPOL1); 376 if (sa1111_readl(mapbase + SA1111_INTSTATCLR1) & mask) 377 break; 378 } 379 380 if (i == 8) 381 printk(KERN_ERR "Danger Will Robinson: failed to " 382 "re-trigger IRQ%d\n", d->irq); 383 return i == 8 ? -1 : 0; 384 } 385 386 static int sa1111_type_highirq(struct irq_data *d, unsigned int flags) 387 { 388 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 389 void __iomem *mapbase = sachip->base + SA1111_INTC; 390 unsigned int mask = SA1111_IRQMASK_HI(d->irq); 391 unsigned long ip1; 392 393 if (flags == IRQ_TYPE_PROBE) 394 return 0; 395 396 if ((!(flags & IRQ_TYPE_EDGE_RISING) ^ !(flags & IRQ_TYPE_EDGE_FALLING)) == 0) 397 return -EINVAL; 398 399 ip1 = sa1111_readl(mapbase + SA1111_INTPOL1); 400 if (flags & IRQ_TYPE_EDGE_RISING) 401 ip1 &= ~mask; 402 else 403 ip1 |= mask; 404 sa1111_writel(ip1, mapbase + SA1111_INTPOL1); 405 sa1111_writel(ip1, mapbase + SA1111_WAKEPOL1); 406 407 return 0; 408 } 409 410 static int sa1111_wake_highirq(struct irq_data *d, unsigned int on) 411 { 412 struct sa1111 *sachip = irq_data_get_irq_chip_data(d); 413 void __iomem *mapbase = sachip->base + SA1111_INTC; 414 unsigned int mask = SA1111_IRQMASK_HI(d->irq); 415 unsigned long we1; 416 417 we1 = sa1111_readl(mapbase + SA1111_WAKEEN1); 418 if (on) 419 we1 |= mask; 420 else 421 we1 &= ~mask; 422 sa1111_writel(we1, mapbase + SA1111_WAKEEN1); 423 424 return 0; 425 } 426 427 static struct irq_chip sa1111_high_chip = { 428 .name = "SA1111-h", 429 .irq_ack = sa1111_ack_irq, 430 .irq_mask = sa1111_mask_highirq, 431 .irq_unmask = sa1111_unmask_highirq, 432 .irq_retrigger = sa1111_retrigger_highirq, 433 .irq_set_type = sa1111_type_highirq, 434 .irq_set_wake = sa1111_wake_highirq, 435 }; 436 437 static void sa1111_setup_irq(struct sa1111 *sachip) 438 { 439 void __iomem *irqbase = sachip->base + SA1111_INTC; 440 unsigned int irq; 441 442 /* 443 * We're guaranteed that this region hasn't been taken. 444 */ 445 request_mem_region(sachip->phys + SA1111_INTC, 512, "irq"); 446 447 /* disable all IRQs */ 448 sa1111_writel(0, irqbase + SA1111_INTEN0); 449 sa1111_writel(0, irqbase + SA1111_INTEN1); 450 sa1111_writel(0, irqbase + SA1111_WAKEEN0); 451 sa1111_writel(0, irqbase + SA1111_WAKEEN1); 452 453 /* 454 * detect on rising edge. Note: Feb 2001 Errata for SA1111 455 * specifies that S0ReadyInt and S1ReadyInt should be '1'. 456 */ 457 sa1111_writel(0, irqbase + SA1111_INTPOL0); 458 sa1111_writel(SA1111_IRQMASK_HI(IRQ_S0_READY_NINT) | 459 SA1111_IRQMASK_HI(IRQ_S1_READY_NINT), 460 irqbase + SA1111_INTPOL1); 461 462 /* clear all IRQs */ 463 sa1111_writel(~0, irqbase + SA1111_INTSTATCLR0); 464 sa1111_writel(~0, irqbase + SA1111_INTSTATCLR1); 465 466 for (irq = IRQ_GPAIN0; irq <= SSPROR; irq++) { 467 irq_set_chip_and_handler(irq, &sa1111_low_chip, 468 handle_edge_irq); 469 irq_set_chip_data(irq, sachip); 470 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); 471 } 472 473 for (irq = AUDXMTDMADONEA; irq <= IRQ_S1_BVD1_STSCHG; irq++) { 474 irq_set_chip_and_handler(irq, &sa1111_high_chip, 475 handle_edge_irq); 476 irq_set_chip_data(irq, sachip); 477 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE); 478 } 479 480 /* 481 * Register SA1111 interrupt 482 */ 483 irq_set_irq_type(sachip->irq, IRQ_TYPE_EDGE_RISING); 484 irq_set_handler_data(sachip->irq, sachip); 485 irq_set_chained_handler(sachip->irq, sa1111_irq_handler); 486 } 487 488 /* 489 * Bring the SA1111 out of reset. This requires a set procedure: 490 * 1. nRESET asserted (by hardware) 491 * 2. CLK turned on from SA1110 492 * 3. nRESET deasserted 493 * 4. VCO turned on, PLL_BYPASS turned off 494 * 5. Wait lock time, then assert RCLKEn 495 * 7. PCR set to allow clocking of individual functions 496 * 497 * Until we've done this, the only registers we can access are: 498 * SBI_SKCR 499 * SBI_SMCR 500 * SBI_SKID 501 */ 502 static void sa1111_wake(struct sa1111 *sachip) 503 { 504 unsigned long flags, r; 505 506 spin_lock_irqsave(&sachip->lock, flags); 507 508 clk_enable(sachip->clk); 509 510 /* 511 * Turn VCO on, and disable PLL Bypass. 512 */ 513 r = sa1111_readl(sachip->base + SA1111_SKCR); 514 r &= ~SKCR_VCO_OFF; 515 sa1111_writel(r, sachip->base + SA1111_SKCR); 516 r |= SKCR_PLL_BYPASS | SKCR_OE_EN; 517 sa1111_writel(r, sachip->base + SA1111_SKCR); 518 519 /* 520 * Wait lock time. SA1111 manual _doesn't_ 521 * specify a figure for this! We choose 100us. 522 */ 523 udelay(100); 524 525 /* 526 * Enable RCLK. We also ensure that RDYEN is set. 527 */ 528 r |= SKCR_RCLKEN | SKCR_RDYEN; 529 sa1111_writel(r, sachip->base + SA1111_SKCR); 530 531 /* 532 * Wait 14 RCLK cycles for the chip to finish coming out 533 * of reset. (RCLK=24MHz). This is 590ns. 534 */ 535 udelay(1); 536 537 /* 538 * Ensure all clocks are initially off. 539 */ 540 sa1111_writel(0, sachip->base + SA1111_SKPCR); 541 542 spin_unlock_irqrestore(&sachip->lock, flags); 543 } 544 545 #ifdef CONFIG_ARCH_SA1100 546 547 static u32 sa1111_dma_mask[] = { 548 ~0, 549 ~(1 << 20), 550 ~(1 << 23), 551 ~(1 << 24), 552 ~(1 << 25), 553 ~(1 << 20), 554 ~(1 << 20), 555 0, 556 }; 557 558 /* 559 * Configure the SA1111 shared memory controller. 560 */ 561 void 562 sa1111_configure_smc(struct sa1111 *sachip, int sdram, unsigned int drac, 563 unsigned int cas_latency) 564 { 565 unsigned int smcr = SMCR_DTIM | SMCR_MBGE | FInsrt(drac, SMCR_DRAC); 566 567 if (cas_latency == 3) 568 smcr |= SMCR_CLAT; 569 570 sa1111_writel(smcr, sachip->base + SA1111_SMCR); 571 572 /* 573 * Now clear the bits in the DMA mask to work around the SA1111 574 * DMA erratum (Intel StrongARM SA-1111 Microprocessor Companion 575 * Chip Specification Update, June 2000, Erratum #7). 576 */ 577 if (sachip->dev->dma_mask) 578 *sachip->dev->dma_mask &= sa1111_dma_mask[drac >> 2]; 579 580 sachip->dev->coherent_dma_mask &= sa1111_dma_mask[drac >> 2]; 581 } 582 #endif 583 584 #ifdef CONFIG_DMABOUNCE 585 /* 586 * According to the "Intel StrongARM SA-1111 Microprocessor Companion 587 * Chip Specification Update" (June 2000), erratum #7, there is a 588 * significant bug in the SA1111 SDRAM shared memory controller. If 589 * an access to a region of memory above 1MB relative to the bank base, 590 * it is important that address bit 10 _NOT_ be asserted. Depending 591 * on the configuration of the RAM, bit 10 may correspond to one 592 * of several different (processor-relative) address bits. 593 * 594 * This routine only identifies whether or not a given DMA address 595 * is susceptible to the bug. 596 * 597 * This should only get called for sa1111_device types due to the 598 * way we configure our device dma_masks. 599 */ 600 static int sa1111_needs_bounce(struct device *dev, dma_addr_t addr, size_t size) 601 { 602 /* 603 * Section 4.6 of the "Intel StrongARM SA-1111 Development Module 604 * User's Guide" mentions that jumpers R51 and R52 control the 605 * target of SA-1111 DMA (either SDRAM bank 0 on Assabet, or 606 * SDRAM bank 1 on Neponset). The default configuration selects 607 * Assabet, so any address in bank 1 is necessarily invalid. 608 */ 609 return (machine_is_assabet() || machine_is_pfs168()) && 610 (addr >= 0xc8000000 || (addr + size) >= 0xc8000000); 611 } 612 #endif 613 614 static void sa1111_dev_release(struct device *_dev) 615 { 616 struct sa1111_dev *dev = SA1111_DEV(_dev); 617 618 release_resource(&dev->res); 619 kfree(dev); 620 } 621 622 static int 623 sa1111_init_one_child(struct sa1111 *sachip, struct resource *parent, 624 struct sa1111_dev_info *info) 625 { 626 struct sa1111_dev *dev; 627 int ret; 628 629 dev = kzalloc(sizeof(struct sa1111_dev), GFP_KERNEL); 630 if (!dev) { 631 ret = -ENOMEM; 632 goto out; 633 } 634 635 dev_set_name(&dev->dev, "%4.4lx", info->offset); 636 dev->devid = info->devid; 637 dev->dev.parent = sachip->dev; 638 dev->dev.bus = &sa1111_bus_type; 639 dev->dev.release = sa1111_dev_release; 640 dev->dev.coherent_dma_mask = sachip->dev->coherent_dma_mask; 641 dev->res.start = sachip->phys + info->offset; 642 dev->res.end = dev->res.start + 511; 643 dev->res.name = dev_name(&dev->dev); 644 dev->res.flags = IORESOURCE_MEM; 645 dev->mapbase = sachip->base + info->offset; 646 dev->skpcr_mask = info->skpcr_mask; 647 memmove(dev->irq, info->irq, sizeof(dev->irq)); 648 649 ret = request_resource(parent, &dev->res); 650 if (ret) { 651 printk("SA1111: failed to allocate resource for %s\n", 652 dev->res.name); 653 dev_set_name(&dev->dev, NULL); 654 kfree(dev); 655 goto out; 656 } 657 658 659 ret = device_register(&dev->dev); 660 if (ret) { 661 release_resource(&dev->res); 662 kfree(dev); 663 goto out; 664 } 665 666 #ifdef CONFIG_DMABOUNCE 667 /* 668 * If the parent device has a DMA mask associated with it, 669 * propagate it down to the children. 670 */ 671 if (sachip->dev->dma_mask) { 672 dev->dma_mask = *sachip->dev->dma_mask; 673 dev->dev.dma_mask = &dev->dma_mask; 674 675 if (dev->dma_mask != 0xffffffffUL) { 676 ret = dmabounce_register_dev(&dev->dev, 1024, 4096, 677 sa1111_needs_bounce); 678 if (ret) { 679 dev_err(&dev->dev, "SA1111: Failed to register" 680 " with dmabounce\n"); 681 device_unregister(&dev->dev); 682 } 683 } 684 } 685 #endif 686 687 out: 688 return ret; 689 } 690 691 /** 692 * sa1111_probe - probe for a single SA1111 chip. 693 * @phys_addr: physical address of device. 694 * 695 * Probe for a SA1111 chip. This must be called 696 * before any other SA1111-specific code. 697 * 698 * Returns: 699 * %-ENODEV device not found. 700 * %-EBUSY physical address already marked in-use. 701 * %0 successful. 702 */ 703 static int __devinit 704 __sa1111_probe(struct device *me, struct resource *mem, int irq) 705 { 706 struct sa1111 *sachip; 707 unsigned long id; 708 unsigned int has_devs; 709 int i, ret = -ENODEV; 710 711 sachip = kzalloc(sizeof(struct sa1111), GFP_KERNEL); 712 if (!sachip) 713 return -ENOMEM; 714 715 sachip->clk = clk_get(me, "SA1111_CLK"); 716 if (IS_ERR(sachip->clk)) { 717 ret = PTR_ERR(sachip->clk); 718 goto err_free; 719 } 720 721 spin_lock_init(&sachip->lock); 722 723 sachip->dev = me; 724 dev_set_drvdata(sachip->dev, sachip); 725 726 sachip->phys = mem->start; 727 sachip->irq = irq; 728 729 /* 730 * Map the whole region. This also maps the 731 * registers for our children. 732 */ 733 sachip->base = ioremap(mem->start, PAGE_SIZE * 2); 734 if (!sachip->base) { 735 ret = -ENOMEM; 736 goto err_clkput; 737 } 738 739 /* 740 * Probe for the chip. Only touch the SBI registers. 741 */ 742 id = sa1111_readl(sachip->base + SA1111_SKID); 743 if ((id & SKID_ID_MASK) != SKID_SA1111_ID) { 744 printk(KERN_DEBUG "SA1111 not detected: ID = %08lx\n", id); 745 ret = -ENODEV; 746 goto err_unmap; 747 } 748 749 printk(KERN_INFO "SA1111 Microprocessor Companion Chip: " 750 "silicon revision %lx, metal revision %lx\n", 751 (id & SKID_SIREV_MASK)>>4, (id & SKID_MTREV_MASK)); 752 753 /* 754 * We found it. Wake the chip up, and initialise. 755 */ 756 sa1111_wake(sachip); 757 758 #ifdef CONFIG_ARCH_SA1100 759 { 760 unsigned int val; 761 762 /* 763 * The SDRAM configuration of the SA1110 and the SA1111 must 764 * match. This is very important to ensure that SA1111 accesses 765 * don't corrupt the SDRAM. Note that this ungates the SA1111's 766 * MBGNT signal, so we must have called sa1110_mb_disable() 767 * beforehand. 768 */ 769 sa1111_configure_smc(sachip, 1, 770 FExtr(MDCNFG, MDCNFG_SA1110_DRAC0), 771 FExtr(MDCNFG, MDCNFG_SA1110_TDL0)); 772 773 /* 774 * We only need to turn on DCLK whenever we want to use the 775 * DMA. It can otherwise be held firmly in the off position. 776 * (currently, we always enable it.) 777 */ 778 val = sa1111_readl(sachip->base + SA1111_SKPCR); 779 sa1111_writel(val | SKPCR_DCLKEN, sachip->base + SA1111_SKPCR); 780 781 /* 782 * Enable the SA1110 memory bus request and grant signals. 783 */ 784 sa1110_mb_enable(); 785 } 786 #endif 787 788 /* 789 * The interrupt controller must be initialised before any 790 * other device to ensure that the interrupts are available. 791 */ 792 if (sachip->irq != NO_IRQ) 793 sa1111_setup_irq(sachip); 794 795 g_sa1111 = sachip; 796 797 has_devs = ~0; 798 if (machine_is_assabet() || machine_is_jornada720() || 799 machine_is_badge4()) 800 has_devs &= ~(1 << 4); 801 else 802 has_devs &= ~(1 << 1); 803 804 for (i = 0; i < ARRAY_SIZE(sa1111_devices); i++) 805 if (has_devs & (1 << i)) 806 sa1111_init_one_child(sachip, mem, &sa1111_devices[i]); 807 808 return 0; 809 810 err_unmap: 811 iounmap(sachip->base); 812 err_clkput: 813 clk_put(sachip->clk); 814 err_free: 815 kfree(sachip); 816 return ret; 817 } 818 819 static int sa1111_remove_one(struct device *dev, void *data) 820 { 821 device_unregister(dev); 822 return 0; 823 } 824 825 static void __sa1111_remove(struct sa1111 *sachip) 826 { 827 void __iomem *irqbase = sachip->base + SA1111_INTC; 828 829 device_for_each_child(sachip->dev, NULL, sa1111_remove_one); 830 831 /* disable all IRQs */ 832 sa1111_writel(0, irqbase + SA1111_INTEN0); 833 sa1111_writel(0, irqbase + SA1111_INTEN1); 834 sa1111_writel(0, irqbase + SA1111_WAKEEN0); 835 sa1111_writel(0, irqbase + SA1111_WAKEEN1); 836 837 clk_disable(sachip->clk); 838 839 if (sachip->irq != NO_IRQ) { 840 irq_set_chained_handler(sachip->irq, NULL); 841 irq_set_handler_data(sachip->irq, NULL); 842 843 release_mem_region(sachip->phys + SA1111_INTC, 512); 844 } 845 846 iounmap(sachip->base); 847 clk_put(sachip->clk); 848 kfree(sachip); 849 } 850 851 struct sa1111_save_data { 852 unsigned int skcr; 853 unsigned int skpcr; 854 unsigned int skcdr; 855 unsigned char skaud; 856 unsigned char skpwm0; 857 unsigned char skpwm1; 858 859 /* 860 * Interrupt controller 861 */ 862 unsigned int intpol0; 863 unsigned int intpol1; 864 unsigned int inten0; 865 unsigned int inten1; 866 unsigned int wakepol0; 867 unsigned int wakepol1; 868 unsigned int wakeen0; 869 unsigned int wakeen1; 870 }; 871 872 #ifdef CONFIG_PM 873 874 static int sa1111_suspend(struct platform_device *dev, pm_message_t state) 875 { 876 struct sa1111 *sachip = platform_get_drvdata(dev); 877 struct sa1111_save_data *save; 878 unsigned long flags; 879 unsigned int val; 880 void __iomem *base; 881 882 save = kmalloc(sizeof(struct sa1111_save_data), GFP_KERNEL); 883 if (!save) 884 return -ENOMEM; 885 sachip->saved_state = save; 886 887 spin_lock_irqsave(&sachip->lock, flags); 888 889 /* 890 * Save state. 891 */ 892 base = sachip->base; 893 save->skcr = sa1111_readl(base + SA1111_SKCR); 894 save->skpcr = sa1111_readl(base + SA1111_SKPCR); 895 save->skcdr = sa1111_readl(base + SA1111_SKCDR); 896 save->skaud = sa1111_readl(base + SA1111_SKAUD); 897 save->skpwm0 = sa1111_readl(base + SA1111_SKPWM0); 898 save->skpwm1 = sa1111_readl(base + SA1111_SKPWM1); 899 900 base = sachip->base + SA1111_INTC; 901 save->intpol0 = sa1111_readl(base + SA1111_INTPOL0); 902 save->intpol1 = sa1111_readl(base + SA1111_INTPOL1); 903 save->inten0 = sa1111_readl(base + SA1111_INTEN0); 904 save->inten1 = sa1111_readl(base + SA1111_INTEN1); 905 save->wakepol0 = sa1111_readl(base + SA1111_WAKEPOL0); 906 save->wakepol1 = sa1111_readl(base + SA1111_WAKEPOL1); 907 save->wakeen0 = sa1111_readl(base + SA1111_WAKEEN0); 908 save->wakeen1 = sa1111_readl(base + SA1111_WAKEEN1); 909 910 /* 911 * Disable. 912 */ 913 val = sa1111_readl(sachip->base + SA1111_SKCR); 914 sa1111_writel(val | SKCR_SLEEP, sachip->base + SA1111_SKCR); 915 sa1111_writel(0, sachip->base + SA1111_SKPWM0); 916 sa1111_writel(0, sachip->base + SA1111_SKPWM1); 917 918 clk_disable(sachip->clk); 919 920 spin_unlock_irqrestore(&sachip->lock, flags); 921 922 return 0; 923 } 924 925 /* 926 * sa1111_resume - Restore the SA1111 device state. 927 * @dev: device to restore 928 * 929 * Restore the general state of the SA1111; clock control and 930 * interrupt controller. Other parts of the SA1111 must be 931 * restored by their respective drivers, and must be called 932 * via LDM after this function. 933 */ 934 static int sa1111_resume(struct platform_device *dev) 935 { 936 struct sa1111 *sachip = platform_get_drvdata(dev); 937 struct sa1111_save_data *save; 938 unsigned long flags, id; 939 void __iomem *base; 940 941 save = sachip->saved_state; 942 if (!save) 943 return 0; 944 945 /* 946 * Ensure that the SA1111 is still here. 947 * FIXME: shouldn't do this here. 948 */ 949 id = sa1111_readl(sachip->base + SA1111_SKID); 950 if ((id & SKID_ID_MASK) != SKID_SA1111_ID) { 951 __sa1111_remove(sachip); 952 platform_set_drvdata(dev, NULL); 953 kfree(save); 954 return 0; 955 } 956 957 /* 958 * First of all, wake up the chip. 959 */ 960 sa1111_wake(sachip); 961 962 /* 963 * Only lock for write ops. Also, sa1111_wake must be called with 964 * released spinlock! 965 */ 966 spin_lock_irqsave(&sachip->lock, flags); 967 968 sa1111_writel(0, sachip->base + SA1111_INTC + SA1111_INTEN0); 969 sa1111_writel(0, sachip->base + SA1111_INTC + SA1111_INTEN1); 970 971 base = sachip->base; 972 sa1111_writel(save->skcr, base + SA1111_SKCR); 973 sa1111_writel(save->skpcr, base + SA1111_SKPCR); 974 sa1111_writel(save->skcdr, base + SA1111_SKCDR); 975 sa1111_writel(save->skaud, base + SA1111_SKAUD); 976 sa1111_writel(save->skpwm0, base + SA1111_SKPWM0); 977 sa1111_writel(save->skpwm1, base + SA1111_SKPWM1); 978 979 base = sachip->base + SA1111_INTC; 980 sa1111_writel(save->intpol0, base + SA1111_INTPOL0); 981 sa1111_writel(save->intpol1, base + SA1111_INTPOL1); 982 sa1111_writel(save->inten0, base + SA1111_INTEN0); 983 sa1111_writel(save->inten1, base + SA1111_INTEN1); 984 sa1111_writel(save->wakepol0, base + SA1111_WAKEPOL0); 985 sa1111_writel(save->wakepol1, base + SA1111_WAKEPOL1); 986 sa1111_writel(save->wakeen0, base + SA1111_WAKEEN0); 987 sa1111_writel(save->wakeen1, base + SA1111_WAKEEN1); 988 989 spin_unlock_irqrestore(&sachip->lock, flags); 990 991 sachip->saved_state = NULL; 992 kfree(save); 993 994 return 0; 995 } 996 997 #else 998 #define sa1111_suspend NULL 999 #define sa1111_resume NULL 1000 #endif 1001 1002 static int __devinit sa1111_probe(struct platform_device *pdev) 1003 { 1004 struct resource *mem; 1005 int irq; 1006 1007 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1008 if (!mem) 1009 return -EINVAL; 1010 irq = platform_get_irq(pdev, 0); 1011 if (irq < 0) 1012 return -ENXIO; 1013 1014 return __sa1111_probe(&pdev->dev, mem, irq); 1015 } 1016 1017 static int sa1111_remove(struct platform_device *pdev) 1018 { 1019 struct sa1111 *sachip = platform_get_drvdata(pdev); 1020 1021 if (sachip) { 1022 #ifdef CONFIG_PM 1023 kfree(sachip->saved_state); 1024 sachip->saved_state = NULL; 1025 #endif 1026 __sa1111_remove(sachip); 1027 platform_set_drvdata(pdev, NULL); 1028 } 1029 1030 return 0; 1031 } 1032 1033 /* 1034 * Not sure if this should be on the system bus or not yet. 1035 * We really want some way to register a system device at 1036 * the per-machine level, and then have this driver pick 1037 * up the registered devices. 1038 * 1039 * We also need to handle the SDRAM configuration for 1040 * PXA250/SA1110 machine classes. 1041 */ 1042 static struct platform_driver sa1111_device_driver = { 1043 .probe = sa1111_probe, 1044 .remove = sa1111_remove, 1045 .suspend = sa1111_suspend, 1046 .resume = sa1111_resume, 1047 .driver = { 1048 .name = "sa1111", 1049 }, 1050 }; 1051 1052 /* 1053 * Get the parent device driver (us) structure 1054 * from a child function device 1055 */ 1056 static inline struct sa1111 *sa1111_chip_driver(struct sa1111_dev *sadev) 1057 { 1058 return (struct sa1111 *)dev_get_drvdata(sadev->dev.parent); 1059 } 1060 1061 /* 1062 * The bits in the opdiv field are non-linear. 1063 */ 1064 static unsigned char opdiv_table[] = { 1, 4, 2, 8 }; 1065 1066 static unsigned int __sa1111_pll_clock(struct sa1111 *sachip) 1067 { 1068 unsigned int skcdr, fbdiv, ipdiv, opdiv; 1069 1070 skcdr = sa1111_readl(sachip->base + SA1111_SKCDR); 1071 1072 fbdiv = (skcdr & 0x007f) + 2; 1073 ipdiv = ((skcdr & 0x0f80) >> 7) + 2; 1074 opdiv = opdiv_table[(skcdr & 0x3000) >> 12]; 1075 1076 return 3686400 * fbdiv / (ipdiv * opdiv); 1077 } 1078 1079 /** 1080 * sa1111_pll_clock - return the current PLL clock frequency. 1081 * @sadev: SA1111 function block 1082 * 1083 * BUG: we should look at SKCR. We also blindly believe that 1084 * the chip is being fed with the 3.6864MHz clock. 1085 * 1086 * Returns the PLL clock in Hz. 1087 */ 1088 unsigned int sa1111_pll_clock(struct sa1111_dev *sadev) 1089 { 1090 struct sa1111 *sachip = sa1111_chip_driver(sadev); 1091 1092 return __sa1111_pll_clock(sachip); 1093 } 1094 EXPORT_SYMBOL(sa1111_pll_clock); 1095 1096 /** 1097 * sa1111_select_audio_mode - select I2S or AC link mode 1098 * @sadev: SA1111 function block 1099 * @mode: One of %SA1111_AUDIO_ACLINK or %SA1111_AUDIO_I2S 1100 * 1101 * Frob the SKCR to select AC Link mode or I2S mode for 1102 * the audio block. 1103 */ 1104 void sa1111_select_audio_mode(struct sa1111_dev *sadev, int mode) 1105 { 1106 struct sa1111 *sachip = sa1111_chip_driver(sadev); 1107 unsigned long flags; 1108 unsigned int val; 1109 1110 spin_lock_irqsave(&sachip->lock, flags); 1111 1112 val = sa1111_readl(sachip->base + SA1111_SKCR); 1113 if (mode == SA1111_AUDIO_I2S) { 1114 val &= ~SKCR_SELAC; 1115 } else { 1116 val |= SKCR_SELAC; 1117 } 1118 sa1111_writel(val, sachip->base + SA1111_SKCR); 1119 1120 spin_unlock_irqrestore(&sachip->lock, flags); 1121 } 1122 EXPORT_SYMBOL(sa1111_select_audio_mode); 1123 1124 /** 1125 * sa1111_set_audio_rate - set the audio sample rate 1126 * @sadev: SA1111 SAC function block 1127 * @rate: sample rate to select 1128 */ 1129 int sa1111_set_audio_rate(struct sa1111_dev *sadev, int rate) 1130 { 1131 struct sa1111 *sachip = sa1111_chip_driver(sadev); 1132 unsigned int div; 1133 1134 if (sadev->devid != SA1111_DEVID_SAC) 1135 return -EINVAL; 1136 1137 div = (__sa1111_pll_clock(sachip) / 256 + rate / 2) / rate; 1138 if (div == 0) 1139 div = 1; 1140 if (div > 128) 1141 div = 128; 1142 1143 sa1111_writel(div - 1, sachip->base + SA1111_SKAUD); 1144 1145 return 0; 1146 } 1147 EXPORT_SYMBOL(sa1111_set_audio_rate); 1148 1149 /** 1150 * sa1111_get_audio_rate - get the audio sample rate 1151 * @sadev: SA1111 SAC function block device 1152 */ 1153 int sa1111_get_audio_rate(struct sa1111_dev *sadev) 1154 { 1155 struct sa1111 *sachip = sa1111_chip_driver(sadev); 1156 unsigned long div; 1157 1158 if (sadev->devid != SA1111_DEVID_SAC) 1159 return -EINVAL; 1160 1161 div = sa1111_readl(sachip->base + SA1111_SKAUD) + 1; 1162 1163 return __sa1111_pll_clock(sachip) / (256 * div); 1164 } 1165 EXPORT_SYMBOL(sa1111_get_audio_rate); 1166 1167 void sa1111_set_io_dir(struct sa1111_dev *sadev, 1168 unsigned int bits, unsigned int dir, 1169 unsigned int sleep_dir) 1170 { 1171 struct sa1111 *sachip = sa1111_chip_driver(sadev); 1172 unsigned long flags; 1173 unsigned int val; 1174 void __iomem *gpio = sachip->base + SA1111_GPIO; 1175 1176 #define MODIFY_BITS(port, mask, dir) \ 1177 if (mask) { \ 1178 val = sa1111_readl(port); \ 1179 val &= ~(mask); \ 1180 val |= (dir) & (mask); \ 1181 sa1111_writel(val, port); \ 1182 } 1183 1184 spin_lock_irqsave(&sachip->lock, flags); 1185 MODIFY_BITS(gpio + SA1111_GPIO_PADDR, bits & 15, dir); 1186 MODIFY_BITS(gpio + SA1111_GPIO_PBDDR, (bits >> 8) & 255, dir >> 8); 1187 MODIFY_BITS(gpio + SA1111_GPIO_PCDDR, (bits >> 16) & 255, dir >> 16); 1188 1189 MODIFY_BITS(gpio + SA1111_GPIO_PASDR, bits & 15, sleep_dir); 1190 MODIFY_BITS(gpio + SA1111_GPIO_PBSDR, (bits >> 8) & 255, sleep_dir >> 8); 1191 MODIFY_BITS(gpio + SA1111_GPIO_PCSDR, (bits >> 16) & 255, sleep_dir >> 16); 1192 spin_unlock_irqrestore(&sachip->lock, flags); 1193 } 1194 EXPORT_SYMBOL(sa1111_set_io_dir); 1195 1196 void sa1111_set_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v) 1197 { 1198 struct sa1111 *sachip = sa1111_chip_driver(sadev); 1199 unsigned long flags; 1200 unsigned int val; 1201 void __iomem *gpio = sachip->base + SA1111_GPIO; 1202 1203 spin_lock_irqsave(&sachip->lock, flags); 1204 MODIFY_BITS(gpio + SA1111_GPIO_PADWR, bits & 15, v); 1205 MODIFY_BITS(gpio + SA1111_GPIO_PBDWR, (bits >> 8) & 255, v >> 8); 1206 MODIFY_BITS(gpio + SA1111_GPIO_PCDWR, (bits >> 16) & 255, v >> 16); 1207 spin_unlock_irqrestore(&sachip->lock, flags); 1208 } 1209 EXPORT_SYMBOL(sa1111_set_io); 1210 1211 void sa1111_set_sleep_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v) 1212 { 1213 struct sa1111 *sachip = sa1111_chip_driver(sadev); 1214 unsigned long flags; 1215 unsigned int val; 1216 void __iomem *gpio = sachip->base + SA1111_GPIO; 1217 1218 spin_lock_irqsave(&sachip->lock, flags); 1219 MODIFY_BITS(gpio + SA1111_GPIO_PASSR, bits & 15, v); 1220 MODIFY_BITS(gpio + SA1111_GPIO_PBSSR, (bits >> 8) & 255, v >> 8); 1221 MODIFY_BITS(gpio + SA1111_GPIO_PCSSR, (bits >> 16) & 255, v >> 16); 1222 spin_unlock_irqrestore(&sachip->lock, flags); 1223 } 1224 EXPORT_SYMBOL(sa1111_set_sleep_io); 1225 1226 /* 1227 * Individual device operations. 1228 */ 1229 1230 /** 1231 * sa1111_enable_device - enable an on-chip SA1111 function block 1232 * @sadev: SA1111 function block device to enable 1233 */ 1234 void sa1111_enable_device(struct sa1111_dev *sadev) 1235 { 1236 struct sa1111 *sachip = sa1111_chip_driver(sadev); 1237 unsigned long flags; 1238 unsigned int val; 1239 1240 spin_lock_irqsave(&sachip->lock, flags); 1241 val = sa1111_readl(sachip->base + SA1111_SKPCR); 1242 sa1111_writel(val | sadev->skpcr_mask, sachip->base + SA1111_SKPCR); 1243 spin_unlock_irqrestore(&sachip->lock, flags); 1244 } 1245 EXPORT_SYMBOL(sa1111_enable_device); 1246 1247 /** 1248 * sa1111_disable_device - disable an on-chip SA1111 function block 1249 * @sadev: SA1111 function block device to disable 1250 */ 1251 void sa1111_disable_device(struct sa1111_dev *sadev) 1252 { 1253 struct sa1111 *sachip = sa1111_chip_driver(sadev); 1254 unsigned long flags; 1255 unsigned int val; 1256 1257 spin_lock_irqsave(&sachip->lock, flags); 1258 val = sa1111_readl(sachip->base + SA1111_SKPCR); 1259 sa1111_writel(val & ~sadev->skpcr_mask, sachip->base + SA1111_SKPCR); 1260 spin_unlock_irqrestore(&sachip->lock, flags); 1261 } 1262 EXPORT_SYMBOL(sa1111_disable_device); 1263 1264 /* 1265 * SA1111 "Register Access Bus." 1266 * 1267 * We model this as a regular bus type, and hang devices directly 1268 * off this. 1269 */ 1270 static int sa1111_match(struct device *_dev, struct device_driver *_drv) 1271 { 1272 struct sa1111_dev *dev = SA1111_DEV(_dev); 1273 struct sa1111_driver *drv = SA1111_DRV(_drv); 1274 1275 return dev->devid == drv->devid; 1276 } 1277 1278 static int sa1111_bus_suspend(struct device *dev, pm_message_t state) 1279 { 1280 struct sa1111_dev *sadev = SA1111_DEV(dev); 1281 struct sa1111_driver *drv = SA1111_DRV(dev->driver); 1282 int ret = 0; 1283 1284 if (drv && drv->suspend) 1285 ret = drv->suspend(sadev, state); 1286 return ret; 1287 } 1288 1289 static int sa1111_bus_resume(struct device *dev) 1290 { 1291 struct sa1111_dev *sadev = SA1111_DEV(dev); 1292 struct sa1111_driver *drv = SA1111_DRV(dev->driver); 1293 int ret = 0; 1294 1295 if (drv && drv->resume) 1296 ret = drv->resume(sadev); 1297 return ret; 1298 } 1299 1300 static int sa1111_bus_probe(struct device *dev) 1301 { 1302 struct sa1111_dev *sadev = SA1111_DEV(dev); 1303 struct sa1111_driver *drv = SA1111_DRV(dev->driver); 1304 int ret = -ENODEV; 1305 1306 if (drv->probe) 1307 ret = drv->probe(sadev); 1308 return ret; 1309 } 1310 1311 static int sa1111_bus_remove(struct device *dev) 1312 { 1313 struct sa1111_dev *sadev = SA1111_DEV(dev); 1314 struct sa1111_driver *drv = SA1111_DRV(dev->driver); 1315 int ret = 0; 1316 1317 if (drv->remove) 1318 ret = drv->remove(sadev); 1319 return ret; 1320 } 1321 1322 struct bus_type sa1111_bus_type = { 1323 .name = "sa1111-rab", 1324 .match = sa1111_match, 1325 .probe = sa1111_bus_probe, 1326 .remove = sa1111_bus_remove, 1327 .suspend = sa1111_bus_suspend, 1328 .resume = sa1111_bus_resume, 1329 }; 1330 EXPORT_SYMBOL(sa1111_bus_type); 1331 1332 int sa1111_driver_register(struct sa1111_driver *driver) 1333 { 1334 driver->drv.bus = &sa1111_bus_type; 1335 return driver_register(&driver->drv); 1336 } 1337 EXPORT_SYMBOL(sa1111_driver_register); 1338 1339 void sa1111_driver_unregister(struct sa1111_driver *driver) 1340 { 1341 driver_unregister(&driver->drv); 1342 } 1343 EXPORT_SYMBOL(sa1111_driver_unregister); 1344 1345 static int __init sa1111_init(void) 1346 { 1347 int ret = bus_register(&sa1111_bus_type); 1348 if (ret == 0) 1349 platform_driver_register(&sa1111_device_driver); 1350 return ret; 1351 } 1352 1353 static void __exit sa1111_exit(void) 1354 { 1355 platform_driver_unregister(&sa1111_device_driver); 1356 bus_unregister(&sa1111_bus_type); 1357 } 1358 1359 subsys_initcall(sa1111_init); 1360 module_exit(sa1111_exit); 1361 1362 MODULE_DESCRIPTION("Intel Corporation SA1111 core driver"); 1363 MODULE_LICENSE("GPL"); 1364