1*724ba675SRob Herring&l4_abe { /* 0x40100000 */ 2*724ba675SRob Herring compatible = "ti,omap4-l4-abe", "simple-pm-bus"; 3*724ba675SRob Herring reg = <0x40100000 0x400>, 4*724ba675SRob Herring <0x40100400 0x400>; 5*724ba675SRob Herring reg-names = "la", "ap"; 6*724ba675SRob Herring power-domains = <&prm_abe>; 7*724ba675SRob Herring /* OMAP4_L4_ABE_CLKCTRL is read-only */ 8*724ba675SRob Herring #address-cells = <1>; 9*724ba675SRob Herring #size-cells = <1>; 10*724ba675SRob Herring ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */ 11*724ba675SRob Herring <0x49000000 0x49000000 0x100000>; 12*724ba675SRob Herring segment@0 { /* 0x40100000 */ 13*724ba675SRob Herring compatible = "simple-pm-bus"; 14*724ba675SRob Herring #address-cells = <1>; 15*724ba675SRob Herring #size-cells = <1>; 16*724ba675SRob Herring ranges = 17*724ba675SRob Herring /* CPU to L4 ABE mapping */ 18*724ba675SRob Herring <0x00000000 0x00000000 0x000400>, /* ap 0 */ 19*724ba675SRob Herring <0x00000400 0x00000400 0x000400>, /* ap 1 */ 20*724ba675SRob Herring <0x00022000 0x00022000 0x001000>, /* ap 2 */ 21*724ba675SRob Herring <0x00023000 0x00023000 0x001000>, /* ap 3 */ 22*724ba675SRob Herring <0x00024000 0x00024000 0x001000>, /* ap 4 */ 23*724ba675SRob Herring <0x00025000 0x00025000 0x001000>, /* ap 5 */ 24*724ba675SRob Herring <0x00026000 0x00026000 0x001000>, /* ap 6 */ 25*724ba675SRob Herring <0x00027000 0x00027000 0x001000>, /* ap 7 */ 26*724ba675SRob Herring <0x00028000 0x00028000 0x001000>, /* ap 8 */ 27*724ba675SRob Herring <0x00029000 0x00029000 0x001000>, /* ap 9 */ 28*724ba675SRob Herring <0x0002a000 0x0002a000 0x001000>, /* ap 10 */ 29*724ba675SRob Herring <0x0002b000 0x0002b000 0x001000>, /* ap 11 */ 30*724ba675SRob Herring <0x0002e000 0x0002e000 0x001000>, /* ap 12 */ 31*724ba675SRob Herring <0x0002f000 0x0002f000 0x001000>, /* ap 13 */ 32*724ba675SRob Herring <0x00030000 0x00030000 0x001000>, /* ap 14 */ 33*724ba675SRob Herring <0x00031000 0x00031000 0x001000>, /* ap 15 */ 34*724ba675SRob Herring <0x00032000 0x00032000 0x001000>, /* ap 16 */ 35*724ba675SRob Herring <0x00033000 0x00033000 0x001000>, /* ap 17 */ 36*724ba675SRob Herring <0x00038000 0x00038000 0x001000>, /* ap 18 */ 37*724ba675SRob Herring <0x00039000 0x00039000 0x001000>, /* ap 19 */ 38*724ba675SRob Herring <0x0003a000 0x0003a000 0x001000>, /* ap 20 */ 39*724ba675SRob Herring <0x0003b000 0x0003b000 0x001000>, /* ap 21 */ 40*724ba675SRob Herring <0x0003c000 0x0003c000 0x001000>, /* ap 22 */ 41*724ba675SRob Herring <0x0003d000 0x0003d000 0x001000>, /* ap 23 */ 42*724ba675SRob Herring <0x0003e000 0x0003e000 0x001000>, /* ap 24 */ 43*724ba675SRob Herring <0x0003f000 0x0003f000 0x001000>, /* ap 25 */ 44*724ba675SRob Herring <0x00080000 0x00080000 0x010000>, /* ap 26 */ 45*724ba675SRob Herring <0x00080000 0x00080000 0x001000>, /* ap 27 */ 46*724ba675SRob Herring <0x000a0000 0x000a0000 0x010000>, /* ap 28 */ 47*724ba675SRob Herring <0x000a0000 0x000a0000 0x001000>, /* ap 29 */ 48*724ba675SRob Herring <0x000c0000 0x000c0000 0x010000>, /* ap 30 */ 49*724ba675SRob Herring <0x000c0000 0x000c0000 0x001000>, /* ap 31 */ 50*724ba675SRob Herring <0x000f1000 0x000f1000 0x001000>, /* ap 32 */ 51*724ba675SRob Herring <0x000f2000 0x000f2000 0x001000>, /* ap 33 */ 52*724ba675SRob Herring 53*724ba675SRob Herring /* L3 to L4 ABE mapping */ 54*724ba675SRob Herring <0x49000000 0x49000000 0x000400>, /* ap 0 */ 55*724ba675SRob Herring <0x49000400 0x49000400 0x000400>, /* ap 1 */ 56*724ba675SRob Herring <0x49022000 0x49022000 0x001000>, /* ap 2 */ 57*724ba675SRob Herring <0x49023000 0x49023000 0x001000>, /* ap 3 */ 58*724ba675SRob Herring <0x49024000 0x49024000 0x001000>, /* ap 4 */ 59*724ba675SRob Herring <0x49025000 0x49025000 0x001000>, /* ap 5 */ 60*724ba675SRob Herring <0x49026000 0x49026000 0x001000>, /* ap 6 */ 61*724ba675SRob Herring <0x49027000 0x49027000 0x001000>, /* ap 7 */ 62*724ba675SRob Herring <0x49028000 0x49028000 0x001000>, /* ap 8 */ 63*724ba675SRob Herring <0x49029000 0x49029000 0x001000>, /* ap 9 */ 64*724ba675SRob Herring <0x4902a000 0x4902a000 0x001000>, /* ap 10 */ 65*724ba675SRob Herring <0x4902b000 0x4902b000 0x001000>, /* ap 11 */ 66*724ba675SRob Herring <0x4902e000 0x4902e000 0x001000>, /* ap 12 */ 67*724ba675SRob Herring <0x4902f000 0x4902f000 0x001000>, /* ap 13 */ 68*724ba675SRob Herring <0x49030000 0x49030000 0x001000>, /* ap 14 */ 69*724ba675SRob Herring <0x49031000 0x49031000 0x001000>, /* ap 15 */ 70*724ba675SRob Herring <0x49032000 0x49032000 0x001000>, /* ap 16 */ 71*724ba675SRob Herring <0x49033000 0x49033000 0x001000>, /* ap 17 */ 72*724ba675SRob Herring <0x49038000 0x49038000 0x001000>, /* ap 18 */ 73*724ba675SRob Herring <0x49039000 0x49039000 0x001000>, /* ap 19 */ 74*724ba675SRob Herring <0x4903a000 0x4903a000 0x001000>, /* ap 20 */ 75*724ba675SRob Herring <0x4903b000 0x4903b000 0x001000>, /* ap 21 */ 76*724ba675SRob Herring <0x4903c000 0x4903c000 0x001000>, /* ap 22 */ 77*724ba675SRob Herring <0x4903d000 0x4903d000 0x001000>, /* ap 23 */ 78*724ba675SRob Herring <0x4903e000 0x4903e000 0x001000>, /* ap 24 */ 79*724ba675SRob Herring <0x4903f000 0x4903f000 0x001000>, /* ap 25 */ 80*724ba675SRob Herring <0x49080000 0x49080000 0x010000>, /* ap 26 */ 81*724ba675SRob Herring <0x49080000 0x49080000 0x001000>, /* ap 27 */ 82*724ba675SRob Herring <0x490a0000 0x490a0000 0x010000>, /* ap 28 */ 83*724ba675SRob Herring <0x490a0000 0x490a0000 0x001000>, /* ap 29 */ 84*724ba675SRob Herring <0x490c0000 0x490c0000 0x010000>, /* ap 30 */ 85*724ba675SRob Herring <0x490c0000 0x490c0000 0x001000>, /* ap 31 */ 86*724ba675SRob Herring <0x490f1000 0x490f1000 0x001000>, /* ap 32 */ 87*724ba675SRob Herring <0x490f2000 0x490f2000 0x001000>; /* ap 33 */ 88*724ba675SRob Herring 89*724ba675SRob Herring target-module@22000 { /* 0x40122000, ap 2 02.0 */ 90*724ba675SRob Herring compatible = "ti,sysc-omap2", "ti,sysc"; 91*724ba675SRob Herring reg = <0x2208c 0x4>; 92*724ba675SRob Herring reg-names = "sysc"; 93*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 94*724ba675SRob Herring SYSC_OMAP2_ENAWAKEUP | 95*724ba675SRob Herring SYSC_OMAP2_SOFTRESET)>; 96*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 97*724ba675SRob Herring <SYSC_IDLE_NO>, 98*724ba675SRob Herring <SYSC_IDLE_SMART>; 99*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 100*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCBSP1_CLKCTRL 0>; 101*724ba675SRob Herring clock-names = "fck"; 102*724ba675SRob Herring #address-cells = <1>; 103*724ba675SRob Herring #size-cells = <1>; 104*724ba675SRob Herring ranges = <0x0 0x22000 0x1000>, 105*724ba675SRob Herring <0x49022000 0x49022000 0x1000>; 106*724ba675SRob Herring 107*724ba675SRob Herring mcbsp1: mcbsp@0 { 108*724ba675SRob Herring compatible = "ti,omap4-mcbsp"; 109*724ba675SRob Herring reg = <0x0 0xff>, /* MPU private access */ 110*724ba675SRob Herring <0x49022000 0xff>; /* L3 Interconnect */ 111*724ba675SRob Herring reg-names = "mpu", "dma"; 112*724ba675SRob Herring interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 113*724ba675SRob Herring interrupt-names = "common"; 114*724ba675SRob Herring ti,buffer-size = <128>; 115*724ba675SRob Herring dmas = <&sdma 33>, 116*724ba675SRob Herring <&sdma 34>; 117*724ba675SRob Herring dma-names = "tx", "rx"; 118*724ba675SRob Herring status = "disabled"; 119*724ba675SRob Herring }; 120*724ba675SRob Herring }; 121*724ba675SRob Herring 122*724ba675SRob Herring target-module@24000 { /* 0x40124000, ap 4 04.0 */ 123*724ba675SRob Herring compatible = "ti,sysc-omap2", "ti,sysc"; 124*724ba675SRob Herring reg = <0x2408c 0x4>; 125*724ba675SRob Herring reg-names = "sysc"; 126*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 127*724ba675SRob Herring SYSC_OMAP2_ENAWAKEUP | 128*724ba675SRob Herring SYSC_OMAP2_SOFTRESET)>; 129*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 130*724ba675SRob Herring <SYSC_IDLE_NO>, 131*724ba675SRob Herring <SYSC_IDLE_SMART>; 132*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 133*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCBSP2_CLKCTRL 0>; 134*724ba675SRob Herring clock-names = "fck"; 135*724ba675SRob Herring #address-cells = <1>; 136*724ba675SRob Herring #size-cells = <1>; 137*724ba675SRob Herring ranges = <0x0 0x24000 0x1000>, 138*724ba675SRob Herring <0x49024000 0x49024000 0x1000>; 139*724ba675SRob Herring 140*724ba675SRob Herring mcbsp2: mcbsp@0 { 141*724ba675SRob Herring compatible = "ti,omap4-mcbsp"; 142*724ba675SRob Herring reg = <0x0 0xff>, /* MPU private access */ 143*724ba675SRob Herring <0x49024000 0xff>; /* L3 Interconnect */ 144*724ba675SRob Herring reg-names = "mpu", "dma"; 145*724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 146*724ba675SRob Herring interrupt-names = "common"; 147*724ba675SRob Herring ti,buffer-size = <128>; 148*724ba675SRob Herring dmas = <&sdma 17>, 149*724ba675SRob Herring <&sdma 18>; 150*724ba675SRob Herring dma-names = "tx", "rx"; 151*724ba675SRob Herring status = "disabled"; 152*724ba675SRob Herring }; 153*724ba675SRob Herring }; 154*724ba675SRob Herring 155*724ba675SRob Herring target-module@26000 { /* 0x40126000, ap 6 06.0 */ 156*724ba675SRob Herring compatible = "ti,sysc-omap2", "ti,sysc"; 157*724ba675SRob Herring reg = <0x2608c 0x4>; 158*724ba675SRob Herring reg-names = "sysc"; 159*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 160*724ba675SRob Herring SYSC_OMAP2_ENAWAKEUP | 161*724ba675SRob Herring SYSC_OMAP2_SOFTRESET)>; 162*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 163*724ba675SRob Herring <SYSC_IDLE_NO>, 164*724ba675SRob Herring <SYSC_IDLE_SMART>; 165*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 166*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCBSP3_CLKCTRL 0>; 167*724ba675SRob Herring clock-names = "fck"; 168*724ba675SRob Herring #address-cells = <1>; 169*724ba675SRob Herring #size-cells = <1>; 170*724ba675SRob Herring ranges = <0x0 0x26000 0x1000>, 171*724ba675SRob Herring <0x49026000 0x49026000 0x1000>; 172*724ba675SRob Herring 173*724ba675SRob Herring mcbsp3: mcbsp@0 { 174*724ba675SRob Herring compatible = "ti,omap4-mcbsp"; 175*724ba675SRob Herring reg = <0x0 0xff>, /* MPU private access */ 176*724ba675SRob Herring <0x49026000 0xff>; /* L3 Interconnect */ 177*724ba675SRob Herring reg-names = "mpu", "dma"; 178*724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 179*724ba675SRob Herring interrupt-names = "common"; 180*724ba675SRob Herring ti,buffer-size = <128>; 181*724ba675SRob Herring dmas = <&sdma 19>, 182*724ba675SRob Herring <&sdma 20>; 183*724ba675SRob Herring dma-names = "tx", "rx"; 184*724ba675SRob Herring status = "disabled"; 185*724ba675SRob Herring }; 186*724ba675SRob Herring }; 187*724ba675SRob Herring 188*724ba675SRob Herring target-module@28000 { /* 0x40128000, ap 8 08.0 */ 189*724ba675SRob Herring /* 0x4012a000, ap 10 0a.0 */ 190*724ba675SRob Herring compatible = "ti,sysc-mcasp", "ti,sysc"; 191*724ba675SRob Herring reg = <0x28000 0x4>, 192*724ba675SRob Herring <0x28004 0x4>; 193*724ba675SRob Herring reg-names = "rev", "sysc"; 194*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 195*724ba675SRob Herring <SYSC_IDLE_NO>, 196*724ba675SRob Herring <SYSC_IDLE_SMART>; 197*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 198*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>; 199*724ba675SRob Herring clock-names = "fck"; 200*724ba675SRob Herring #address-cells = <1>; 201*724ba675SRob Herring #size-cells = <1>; 202*724ba675SRob Herring ranges = <0x0 0x28000 0x1000>, 203*724ba675SRob Herring <0x49028000 0x49028000 0x1000>, 204*724ba675SRob Herring <0x2000 0x2a000 0x1000>, 205*724ba675SRob Herring <0x4902a000 0x4902a000 0x1000>; 206*724ba675SRob Herring 207*724ba675SRob Herring mcasp0: mcasp@0 { 208*724ba675SRob Herring compatible = "ti,omap4-mcasp-audio"; 209*724ba675SRob Herring reg = <0x0 0x2000>, 210*724ba675SRob Herring <0x4902a000 0x1000>; /* L3 data port */ 211*724ba675SRob Herring reg-names = "mpu","dat"; 212*724ba675SRob Herring interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 213*724ba675SRob Herring interrupt-names = "tx"; 214*724ba675SRob Herring dmas = <&sdma 8>; 215*724ba675SRob Herring dma-names = "tx"; 216*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>; 217*724ba675SRob Herring clock-names = "fck"; 218*724ba675SRob Herring op-mode = <1>; /* MCASP_DIT_MODE */ 219*724ba675SRob Herring serial-dir = < 1 >; /* 1 TX serializers */ 220*724ba675SRob Herring status = "disabled"; 221*724ba675SRob Herring }; 222*724ba675SRob Herring }; 223*724ba675SRob Herring 224*724ba675SRob Herring target-module@2e000 { /* 0x4012e000, ap 12 0c.0 */ 225*724ba675SRob Herring compatible = "ti,sysc-omap4", "ti,sysc"; 226*724ba675SRob Herring reg = <0x2e000 0x4>, 227*724ba675SRob Herring <0x2e010 0x4>; 228*724ba675SRob Herring reg-names = "rev", "sysc"; 229*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 230*724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 231*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 232*724ba675SRob Herring <SYSC_IDLE_NO>, 233*724ba675SRob Herring <SYSC_IDLE_SMART>, 234*724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 235*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 236*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_DMIC_CLKCTRL 0>; 237*724ba675SRob Herring clock-names = "fck"; 238*724ba675SRob Herring #address-cells = <1>; 239*724ba675SRob Herring #size-cells = <1>; 240*724ba675SRob Herring ranges = <0x0 0x2e000 0x1000>, 241*724ba675SRob Herring <0x4902e000 0x4902e000 0x1000>; 242*724ba675SRob Herring 243*724ba675SRob Herring dmic: dmic@0 { 244*724ba675SRob Herring compatible = "ti,omap4-dmic"; 245*724ba675SRob Herring reg = <0x0 0x7f>, /* MPU private access */ 246*724ba675SRob Herring <0x4902e000 0x7f>; /* L3 Interconnect */ 247*724ba675SRob Herring reg-names = "mpu", "dma"; 248*724ba675SRob Herring interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 249*724ba675SRob Herring dmas = <&sdma 67>; 250*724ba675SRob Herring dma-names = "up_link"; 251*724ba675SRob Herring status = "disabled"; 252*724ba675SRob Herring }; 253*724ba675SRob Herring }; 254*724ba675SRob Herring 255*724ba675SRob Herring target-module@30000 { /* 0x40130000, ap 14 0e.0 */ 256*724ba675SRob Herring compatible = "ti,sysc-omap2", "ti,sysc"; 257*724ba675SRob Herring reg = <0x30000 0x4>, 258*724ba675SRob Herring <0x30010 0x4>, 259*724ba675SRob Herring <0x30014 0x4>; 260*724ba675SRob Herring reg-names = "rev", "sysc", "syss"; 261*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 262*724ba675SRob Herring SYSC_OMAP2_SOFTRESET)>; 263*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 264*724ba675SRob Herring <SYSC_IDLE_NO>, 265*724ba675SRob Herring <SYSC_IDLE_SMART>, 266*724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 267*724ba675SRob Herring ti,syss-mask = <1>; 268*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 269*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_WD_TIMER3_CLKCTRL 0>; 270*724ba675SRob Herring clock-names = "fck"; 271*724ba675SRob Herring #address-cells = <1>; 272*724ba675SRob Herring #size-cells = <1>; 273*724ba675SRob Herring ranges = <0x0 0x30000 0x1000>, 274*724ba675SRob Herring <0x49030000 0x49030000 0x1000>; 275*724ba675SRob Herring 276*724ba675SRob Herring wdt3: wdt@0 { 277*724ba675SRob Herring compatible = "ti,omap4-wdt", "ti,omap3-wdt"; 278*724ba675SRob Herring reg = <0x0 0x80>; 279*724ba675SRob Herring interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 280*724ba675SRob Herring }; 281*724ba675SRob Herring }; 282*724ba675SRob Herring 283*724ba675SRob Herring mcpdm_module: target-module@32000 { /* 0x40132000, ap 16 10.0 */ 284*724ba675SRob Herring compatible = "ti,sysc-omap4", "ti,sysc"; 285*724ba675SRob Herring reg = <0x32000 0x4>, 286*724ba675SRob Herring <0x32010 0x4>; 287*724ba675SRob Herring reg-names = "rev", "sysc"; 288*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 289*724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 290*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 291*724ba675SRob Herring <SYSC_IDLE_NO>, 292*724ba675SRob Herring <SYSC_IDLE_SMART>, 293*724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 294*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 295*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_MCPDM_CLKCTRL 0>; 296*724ba675SRob Herring clock-names = "fck"; 297*724ba675SRob Herring #address-cells = <1>; 298*724ba675SRob Herring #size-cells = <1>; 299*724ba675SRob Herring ranges = <0x0 0x32000 0x1000>, 300*724ba675SRob Herring <0x49032000 0x49032000 0x1000>; 301*724ba675SRob Herring 302*724ba675SRob Herring /* Must be only enabled for boards with pdmclk wired */ 303*724ba675SRob Herring status = "disabled"; 304*724ba675SRob Herring 305*724ba675SRob Herring mcpdm: mcpdm@0 { 306*724ba675SRob Herring compatible = "ti,omap4-mcpdm"; 307*724ba675SRob Herring reg = <0x0 0x7f>, /* MPU private access */ 308*724ba675SRob Herring <0x49032000 0x7f>; /* L3 Interconnect */ 309*724ba675SRob Herring reg-names = "mpu", "dma"; 310*724ba675SRob Herring interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 311*724ba675SRob Herring dmas = <&sdma 65>, 312*724ba675SRob Herring <&sdma 66>; 313*724ba675SRob Herring dma-names = "up_link", "dn_link"; 314*724ba675SRob Herring }; 315*724ba675SRob Herring }; 316*724ba675SRob Herring 317*724ba675SRob Herring target-module@38000 { /* 0x40138000, ap 18 12.0 */ 318*724ba675SRob Herring compatible = "ti,sysc-omap4-timer", "ti,sysc"; 319*724ba675SRob Herring reg = <0x38000 0x4>, 320*724ba675SRob Herring <0x38010 0x4>; 321*724ba675SRob Herring reg-names = "rev", "sysc"; 322*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 323*724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 324*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 325*724ba675SRob Herring <SYSC_IDLE_NO>, 326*724ba675SRob Herring <SYSC_IDLE_SMART>, 327*724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 328*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 329*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER5_CLKCTRL 0>; 330*724ba675SRob Herring clock-names = "fck"; 331*724ba675SRob Herring #address-cells = <1>; 332*724ba675SRob Herring #size-cells = <1>; 333*724ba675SRob Herring ranges = <0x0 0x38000 0x1000>, 334*724ba675SRob Herring <0x49038000 0x49038000 0x1000>; 335*724ba675SRob Herring 336*724ba675SRob Herring timer5: timer@0 { 337*724ba675SRob Herring compatible = "ti,omap4430-timer"; 338*724ba675SRob Herring reg = <0x00000000 0x80>, 339*724ba675SRob Herring <0x49038000 0x80>; 340*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER5_CLKCTRL 24>, 341*724ba675SRob Herring <&syc_clk_div_ck>; 342*724ba675SRob Herring clock-names = "fck", "timer_sys_ck"; 343*724ba675SRob Herring interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 344*724ba675SRob Herring ti,timer-dsp; 345*724ba675SRob Herring }; 346*724ba675SRob Herring }; 347*724ba675SRob Herring 348*724ba675SRob Herring target-module@3a000 { /* 0x4013a000, ap 20 14.0 */ 349*724ba675SRob Herring compatible = "ti,sysc-omap4-timer", "ti,sysc"; 350*724ba675SRob Herring reg = <0x3a000 0x4>, 351*724ba675SRob Herring <0x3a010 0x4>; 352*724ba675SRob Herring reg-names = "rev", "sysc"; 353*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 354*724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 355*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 356*724ba675SRob Herring <SYSC_IDLE_NO>, 357*724ba675SRob Herring <SYSC_IDLE_SMART>, 358*724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 359*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 360*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER6_CLKCTRL 0>; 361*724ba675SRob Herring clock-names = "fck"; 362*724ba675SRob Herring #address-cells = <1>; 363*724ba675SRob Herring #size-cells = <1>; 364*724ba675SRob Herring ranges = <0x0 0x3a000 0x1000>, 365*724ba675SRob Herring <0x4903a000 0x4903a000 0x1000>; 366*724ba675SRob Herring 367*724ba675SRob Herring timer6: timer@0 { 368*724ba675SRob Herring compatible = "ti,omap4430-timer"; 369*724ba675SRob Herring reg = <0x00000000 0x80>, 370*724ba675SRob Herring <0x4903a000 0x80>; 371*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER6_CLKCTRL 24>, 372*724ba675SRob Herring <&syc_clk_div_ck>; 373*724ba675SRob Herring clock-names = "fck", "timer_sys_ck"; 374*724ba675SRob Herring interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 375*724ba675SRob Herring ti,timer-dsp; 376*724ba675SRob Herring }; 377*724ba675SRob Herring }; 378*724ba675SRob Herring 379*724ba675SRob Herring target-module@3c000 { /* 0x4013c000, ap 22 16.0 */ 380*724ba675SRob Herring compatible = "ti,sysc-omap4-timer", "ti,sysc"; 381*724ba675SRob Herring reg = <0x3c000 0x4>, 382*724ba675SRob Herring <0x3c010 0x4>; 383*724ba675SRob Herring reg-names = "rev", "sysc"; 384*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 385*724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 386*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 387*724ba675SRob Herring <SYSC_IDLE_NO>, 388*724ba675SRob Herring <SYSC_IDLE_SMART>, 389*724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 390*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 391*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER7_CLKCTRL 0>; 392*724ba675SRob Herring clock-names = "fck"; 393*724ba675SRob Herring #address-cells = <1>; 394*724ba675SRob Herring #size-cells = <1>; 395*724ba675SRob Herring ranges = <0x0 0x3c000 0x1000>, 396*724ba675SRob Herring <0x4903c000 0x4903c000 0x1000>; 397*724ba675SRob Herring 398*724ba675SRob Herring timer7: timer@0 { 399*724ba675SRob Herring compatible = "ti,omap4430-timer"; 400*724ba675SRob Herring reg = <0x00000000 0x80>, 401*724ba675SRob Herring <0x4903c000 0x80>; 402*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER7_CLKCTRL 24>, 403*724ba675SRob Herring <&syc_clk_div_ck>; 404*724ba675SRob Herring clock-names = "fck", "timer_sys_ck"; 405*724ba675SRob Herring interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 406*724ba675SRob Herring ti,timer-dsp; 407*724ba675SRob Herring }; 408*724ba675SRob Herring }; 409*724ba675SRob Herring 410*724ba675SRob Herring target-module@3e000 { /* 0x4013e000, ap 24 18.0 */ 411*724ba675SRob Herring compatible = "ti,sysc-omap4-timer", "ti,sysc"; 412*724ba675SRob Herring reg = <0x3e000 0x4>, 413*724ba675SRob Herring <0x3e010 0x4>; 414*724ba675SRob Herring reg-names = "rev", "sysc"; 415*724ba675SRob Herring ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 416*724ba675SRob Herring SYSC_OMAP4_SOFTRESET)>; 417*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 418*724ba675SRob Herring <SYSC_IDLE_NO>, 419*724ba675SRob Herring <SYSC_IDLE_SMART>, 420*724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 421*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 422*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER8_CLKCTRL 0>; 423*724ba675SRob Herring clock-names = "fck"; 424*724ba675SRob Herring #address-cells = <1>; 425*724ba675SRob Herring #size-cells = <1>; 426*724ba675SRob Herring ranges = <0x0 0x3e000 0x1000>, 427*724ba675SRob Herring <0x4903e000 0x4903e000 0x1000>; 428*724ba675SRob Herring 429*724ba675SRob Herring timer8: timer@0 { 430*724ba675SRob Herring compatible = "ti,omap4430-timer"; 431*724ba675SRob Herring reg = <0x00000000 0x80>, 432*724ba675SRob Herring <0x4903e000 0x80>; 433*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_TIMER8_CLKCTRL 24>, 434*724ba675SRob Herring <&syc_clk_div_ck>; 435*724ba675SRob Herring clock-names = "fck", "timer_sys_ck"; 436*724ba675SRob Herring interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 437*724ba675SRob Herring ti,timer-pwm; 438*724ba675SRob Herring ti,timer-dsp; 439*724ba675SRob Herring }; 440*724ba675SRob Herring }; 441*724ba675SRob Herring 442*724ba675SRob Herring target-module@80000 { /* 0x40180000, ap 26 1a.0 */ 443*724ba675SRob Herring compatible = "ti,sysc"; 444*724ba675SRob Herring status = "disabled"; 445*724ba675SRob Herring #address-cells = <1>; 446*724ba675SRob Herring #size-cells = <1>; 447*724ba675SRob Herring ranges = <0x0 0x80000 0x10000>, 448*724ba675SRob Herring <0x49080000 0x49080000 0x10000>; 449*724ba675SRob Herring }; 450*724ba675SRob Herring 451*724ba675SRob Herring target-module@a0000 { /* 0x401a0000, ap 28 1c.0 */ 452*724ba675SRob Herring compatible = "ti,sysc"; 453*724ba675SRob Herring status = "disabled"; 454*724ba675SRob Herring #address-cells = <1>; 455*724ba675SRob Herring #size-cells = <1>; 456*724ba675SRob Herring ranges = <0x0 0xa0000 0x10000>, 457*724ba675SRob Herring <0x490a0000 0x490a0000 0x10000>; 458*724ba675SRob Herring }; 459*724ba675SRob Herring 460*724ba675SRob Herring target-module@c0000 { /* 0x401c0000, ap 30 1e.0 */ 461*724ba675SRob Herring compatible = "ti,sysc"; 462*724ba675SRob Herring status = "disabled"; 463*724ba675SRob Herring #address-cells = <1>; 464*724ba675SRob Herring #size-cells = <1>; 465*724ba675SRob Herring ranges = <0x0 0xc0000 0x10000>, 466*724ba675SRob Herring <0x490c0000 0x490c0000 0x10000>; 467*724ba675SRob Herring }; 468*724ba675SRob Herring 469*724ba675SRob Herring target-module@f1000 { /* 0x401f1000, ap 32 20.0 */ 470*724ba675SRob Herring compatible = "ti,sysc-omap4", "ti,sysc"; 471*724ba675SRob Herring reg = <0xf1000 0x4>, 472*724ba675SRob Herring <0xf1010 0x4>; 473*724ba675SRob Herring reg-names = "rev", "sysc"; 474*724ba675SRob Herring ti,sysc-midle = <SYSC_IDLE_FORCE>, 475*724ba675SRob Herring <SYSC_IDLE_NO>, 476*724ba675SRob Herring <SYSC_IDLE_SMART>, 477*724ba675SRob Herring <SYSC_IDLE_SMART_WKUP>; 478*724ba675SRob Herring ti,sysc-sidle = <SYSC_IDLE_FORCE>, 479*724ba675SRob Herring <SYSC_IDLE_NO>, 480*724ba675SRob Herring <SYSC_IDLE_SMART>; 481*724ba675SRob Herring /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */ 482*724ba675SRob Herring clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 0>; 483*724ba675SRob Herring clock-names = "fck"; 484*724ba675SRob Herring #address-cells = <1>; 485*724ba675SRob Herring #size-cells = <1>; 486*724ba675SRob Herring ranges = <0x0 0xf1000 0x1000>, 487*724ba675SRob Herring <0x490f1000 0x490f1000 0x1000>; 488*724ba675SRob Herring 489*724ba675SRob Herring /* 490*724ba675SRob Herring * No child device binding or driver in mainline. 491*724ba675SRob Herring * See Android tree and related upstreaming efforts 492*724ba675SRob Herring * for the old driver. 493*724ba675SRob Herring */ 494*724ba675SRob Herring }; 495*724ba675SRob Herring }; 496*724ba675SRob Herring}; 497*724ba675SRob Herring 498