1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 OR X11
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Copyright 2016 Boundary Devices, Inc.
4*724ba675SRob Herring */
5*724ba675SRob Herring
6*724ba675SRob Herring/dts-v1/;
7*724ba675SRob Herring
8*724ba675SRob Herring#include "imx7d.dtsi"
9*724ba675SRob Herring
10*724ba675SRob Herring/ {
11*724ba675SRob Herring	model = "Boundary Devices i.MX7 Nitrogen7 Board";
12*724ba675SRob Herring	compatible = "boundary,imx7d-nitrogen7", "fsl,imx7d";
13*724ba675SRob Herring
14*724ba675SRob Herring	memory@80000000 {
15*724ba675SRob Herring		device_type = "memory";
16*724ba675SRob Herring		reg = <0x80000000 0x40000000>;
17*724ba675SRob Herring	};
18*724ba675SRob Herring
19*724ba675SRob Herring	backlight-j9 {
20*724ba675SRob Herring		compatible = "gpio-backlight";
21*724ba675SRob Herring		pinctrl-names = "default";
22*724ba675SRob Herring		pinctrl-0 = <&pinctrl_backlight_j9>;
23*724ba675SRob Herring		gpios = <&gpio1 7 GPIO_ACTIVE_HIGH>;
24*724ba675SRob Herring		default-on;
25*724ba675SRob Herring	};
26*724ba675SRob Herring
27*724ba675SRob Herring	backlight_lcd: backlight-j20 {
28*724ba675SRob Herring		compatible = "pwm-backlight";
29*724ba675SRob Herring		pwms = <&pwm1 0 5000000 0>;
30*724ba675SRob Herring		brightness-levels = <0 4 8 16 32 64 128 255>;
31*724ba675SRob Herring		default-brightness-level = <6>;
32*724ba675SRob Herring		status = "okay";
33*724ba675SRob Herring	};
34*724ba675SRob Herring
35*724ba675SRob Herring	panel-lcd {
36*724ba675SRob Herring		compatible = "okaya,rs800480t-7x0gp";
37*724ba675SRob Herring		backlight = <&backlight_lcd>;
38*724ba675SRob Herring
39*724ba675SRob Herring		port {
40*724ba675SRob Herring			panel_in: endpoint {
41*724ba675SRob Herring				remote-endpoint = <&lcdif_out>;
42*724ba675SRob Herring			};
43*724ba675SRob Herring		};
44*724ba675SRob Herring	};
45*724ba675SRob Herring
46*724ba675SRob Herring	reg_usb_otg1_vbus: regulator-usb-otg1-vbus {
47*724ba675SRob Herring		compatible = "regulator-fixed";
48*724ba675SRob Herring		regulator-name = "usb_otg1_vbus";
49*724ba675SRob Herring		regulator-min-microvolt = <5000000>;
50*724ba675SRob Herring		regulator-max-microvolt = <5000000>;
51*724ba675SRob Herring		gpio = <&gpio1 5 GPIO_ACTIVE_HIGH>;
52*724ba675SRob Herring		enable-active-high;
53*724ba675SRob Herring	};
54*724ba675SRob Herring
55*724ba675SRob Herring	reg_usb_otg2_vbus: regulator-usb-otg2-vbus {
56*724ba675SRob Herring		compatible = "regulator-fixed";
57*724ba675SRob Herring		regulator-name = "usb_otg2_vbus";
58*724ba675SRob Herring		regulator-min-microvolt = <5000000>;
59*724ba675SRob Herring		regulator-max-microvolt = <5000000>;
60*724ba675SRob Herring		gpio = <&gpio4 7 GPIO_ACTIVE_HIGH>;
61*724ba675SRob Herring		enable-active-high;
62*724ba675SRob Herring	};
63*724ba675SRob Herring
64*724ba675SRob Herring	reg_can2_3v3: regulator-can2-3v3 {
65*724ba675SRob Herring		compatible = "regulator-fixed";
66*724ba675SRob Herring		regulator-name = "can2-3v3";
67*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
68*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
69*724ba675SRob Herring		gpio = <&gpio2 14 GPIO_ACTIVE_LOW>;
70*724ba675SRob Herring	};
71*724ba675SRob Herring
72*724ba675SRob Herring	reg_vref_1v8: regulator-vref-1v8 {
73*724ba675SRob Herring		compatible = "regulator-fixed";
74*724ba675SRob Herring		regulator-name = "vref-1v8";
75*724ba675SRob Herring		regulator-min-microvolt = <1800000>;
76*724ba675SRob Herring		regulator-max-microvolt = <1800000>;
77*724ba675SRob Herring	};
78*724ba675SRob Herring
79*724ba675SRob Herring	reg_vref_3v3: regulator-vref-3v3 {
80*724ba675SRob Herring		compatible = "regulator-fixed";
81*724ba675SRob Herring		regulator-name = "vref-3v3";
82*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
83*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
84*724ba675SRob Herring	};
85*724ba675SRob Herring
86*724ba675SRob Herring	reg_wlan: regulator-wlan {
87*724ba675SRob Herring		compatible = "regulator-fixed";
88*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
89*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
90*724ba675SRob Herring		regulator-name = "reg_wlan";
91*724ba675SRob Herring		startup-delay-us = <70000>;
92*724ba675SRob Herring		gpio = <&gpio4 21 GPIO_ACTIVE_HIGH>;
93*724ba675SRob Herring		enable-active-high;
94*724ba675SRob Herring	};
95*724ba675SRob Herring
96*724ba675SRob Herring	usdhc2_pwrseq: usdhc2_pwrseq {
97*724ba675SRob Herring		compatible = "mmc-pwrseq-simple";
98*724ba675SRob Herring		clocks = <&clks IMX7D_CLKO2_ROOT_DIV>;
99*724ba675SRob Herring		clock-names = "ext_clock";
100*724ba675SRob Herring	};
101*724ba675SRob Herring};
102*724ba675SRob Herring
103*724ba675SRob Herring&adc1 {
104*724ba675SRob Herring	vref-supply = <&reg_vref_1v8>;
105*724ba675SRob Herring	status = "okay";
106*724ba675SRob Herring};
107*724ba675SRob Herring
108*724ba675SRob Herring&adc2 {
109*724ba675SRob Herring	vref-supply = <&reg_vref_1v8>;
110*724ba675SRob Herring	status = "okay";
111*724ba675SRob Herring};
112*724ba675SRob Herring
113*724ba675SRob Herring&clks {
114*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_CLKO2_ROOT_SRC>,
115*724ba675SRob Herring			  <&clks IMX7D_CLKO2_ROOT_DIV>;
116*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_CKIL>;
117*724ba675SRob Herring	assigned-clock-rates = <0>, <32768>;
118*724ba675SRob Herring};
119*724ba675SRob Herring
120*724ba675SRob Herring&cpu0 {
121*724ba675SRob Herring	cpu-supply = <&sw1a_reg>;
122*724ba675SRob Herring};
123*724ba675SRob Herring
124*724ba675SRob Herring&cpu1 {
125*724ba675SRob Herring	cpu-supply = <&sw1a_reg>;
126*724ba675SRob Herring};
127*724ba675SRob Herring
128*724ba675SRob Herring&fec1 {
129*724ba675SRob Herring	pinctrl-names = "default";
130*724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet1>;
131*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_ENET1_TIME_ROOT_SRC>,
132*724ba675SRob Herring			  <&clks IMX7D_ENET1_TIME_ROOT_CLK>;
133*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
134*724ba675SRob Herring	assigned-clock-rates = <0>, <100000000>;
135*724ba675SRob Herring	phy-mode = "rgmii";
136*724ba675SRob Herring	phy-handle = <&ethphy0>;
137*724ba675SRob Herring	fsl,magic-packet;
138*724ba675SRob Herring	status = "okay";
139*724ba675SRob Herring
140*724ba675SRob Herring	mdio {
141*724ba675SRob Herring		#address-cells = <1>;
142*724ba675SRob Herring		#size-cells = <0>;
143*724ba675SRob Herring
144*724ba675SRob Herring		ethphy0: ethernet-phy@4 {
145*724ba675SRob Herring			reg = <4>;
146*724ba675SRob Herring		};
147*724ba675SRob Herring	};
148*724ba675SRob Herring};
149*724ba675SRob Herring
150*724ba675SRob Herring&flexcan2 {
151*724ba675SRob Herring	pinctrl-names = "default";
152*724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan2>;
153*724ba675SRob Herring	xceiver-supply = <&reg_can2_3v3>;
154*724ba675SRob Herring	status = "okay";
155*724ba675SRob Herring};
156*724ba675SRob Herring
157*724ba675SRob Herring&i2c1 {
158*724ba675SRob Herring	pinctrl-names = "default";
159*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c1>;
160*724ba675SRob Herring	status = "okay";
161*724ba675SRob Herring
162*724ba675SRob Herring	pmic: pmic@8 {
163*724ba675SRob Herring		compatible = "fsl,pfuze3000";
164*724ba675SRob Herring		reg = <0x08>;
165*724ba675SRob Herring
166*724ba675SRob Herring		regulators {
167*724ba675SRob Herring			sw1a_reg: sw1a {
168*724ba675SRob Herring				regulator-min-microvolt = <700000>;
169*724ba675SRob Herring				regulator-max-microvolt = <1475000>;
170*724ba675SRob Herring				regulator-boot-on;
171*724ba675SRob Herring				regulator-always-on;
172*724ba675SRob Herring				regulator-ramp-delay = <6250>;
173*724ba675SRob Herring			};
174*724ba675SRob Herring
175*724ba675SRob Herring			/* use sw1c_reg to align with pfuze100/pfuze200 */
176*724ba675SRob Herring			sw1c_reg: sw1b {
177*724ba675SRob Herring				regulator-min-microvolt = <700000>;
178*724ba675SRob Herring				regulator-max-microvolt = <1475000>;
179*724ba675SRob Herring				regulator-boot-on;
180*724ba675SRob Herring				regulator-always-on;
181*724ba675SRob Herring				regulator-ramp-delay = <6250>;
182*724ba675SRob Herring			};
183*724ba675SRob Herring
184*724ba675SRob Herring			sw2_reg: sw2 {
185*724ba675SRob Herring				regulator-min-microvolt = <1500000>;
186*724ba675SRob Herring				regulator-max-microvolt = <1850000>;
187*724ba675SRob Herring				regulator-boot-on;
188*724ba675SRob Herring				regulator-always-on;
189*724ba675SRob Herring			};
190*724ba675SRob Herring
191*724ba675SRob Herring			sw3a_reg: sw3 {
192*724ba675SRob Herring				regulator-min-microvolt = <900000>;
193*724ba675SRob Herring				regulator-max-microvolt = <1650000>;
194*724ba675SRob Herring				regulator-boot-on;
195*724ba675SRob Herring				regulator-always-on;
196*724ba675SRob Herring			};
197*724ba675SRob Herring
198*724ba675SRob Herring			swbst_reg: swbst {
199*724ba675SRob Herring				regulator-min-microvolt = <5000000>;
200*724ba675SRob Herring				regulator-max-microvolt = <5150000>;
201*724ba675SRob Herring			};
202*724ba675SRob Herring
203*724ba675SRob Herring			snvs_reg: vsnvs {
204*724ba675SRob Herring				regulator-min-microvolt = <1000000>;
205*724ba675SRob Herring				regulator-max-microvolt = <3000000>;
206*724ba675SRob Herring				regulator-boot-on;
207*724ba675SRob Herring				regulator-always-on;
208*724ba675SRob Herring			};
209*724ba675SRob Herring
210*724ba675SRob Herring			vref_reg: vrefddr {
211*724ba675SRob Herring				regulator-boot-on;
212*724ba675SRob Herring				regulator-always-on;
213*724ba675SRob Herring			};
214*724ba675SRob Herring
215*724ba675SRob Herring			vgen1_reg: vldo1 {
216*724ba675SRob Herring				regulator-min-microvolt = <1800000>;
217*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
218*724ba675SRob Herring				regulator-always-on;
219*724ba675SRob Herring			};
220*724ba675SRob Herring
221*724ba675SRob Herring			vgen2_reg: vldo2 {
222*724ba675SRob Herring				regulator-min-microvolt = <800000>;
223*724ba675SRob Herring				regulator-max-microvolt = <1550000>;
224*724ba675SRob Herring				regulator-always-on;
225*724ba675SRob Herring			};
226*724ba675SRob Herring
227*724ba675SRob Herring			vgen3_reg: vccsd {
228*724ba675SRob Herring				regulator-min-microvolt = <2850000>;
229*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
230*724ba675SRob Herring				regulator-always-on;
231*724ba675SRob Herring			};
232*724ba675SRob Herring
233*724ba675SRob Herring			vgen4_reg: v33 {
234*724ba675SRob Herring				regulator-min-microvolt = <2850000>;
235*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
236*724ba675SRob Herring				regulator-always-on;
237*724ba675SRob Herring			};
238*724ba675SRob Herring
239*724ba675SRob Herring			vgen5_reg: vldo3 {
240*724ba675SRob Herring				regulator-min-microvolt = <1800000>;
241*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
242*724ba675SRob Herring				regulator-always-on;
243*724ba675SRob Herring			};
244*724ba675SRob Herring
245*724ba675SRob Herring			vgen6_reg: vldo4 {
246*724ba675SRob Herring				regulator-min-microvolt = <1800000>;
247*724ba675SRob Herring				regulator-max-microvolt = <3300000>;
248*724ba675SRob Herring				regulator-always-on;
249*724ba675SRob Herring			};
250*724ba675SRob Herring		};
251*724ba675SRob Herring	};
252*724ba675SRob Herring};
253*724ba675SRob Herring
254*724ba675SRob Herring&i2c2 {
255*724ba675SRob Herring	pinctrl-names = "default";
256*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c2>;
257*724ba675SRob Herring	status = "okay";
258*724ba675SRob Herring
259*724ba675SRob Herring	rtc@68 {
260*724ba675SRob Herring		compatible = "microcrystal,rv4162";
261*724ba675SRob Herring		pinctrl-names = "default";
262*724ba675SRob Herring		pinctrl-0 = <&pinctrl_i2c2_rv4162>;
263*724ba675SRob Herring		reg = <0x68>;
264*724ba675SRob Herring		interrupts-extended = <&gpio2 15 IRQ_TYPE_LEVEL_LOW>;
265*724ba675SRob Herring	};
266*724ba675SRob Herring};
267*724ba675SRob Herring
268*724ba675SRob Herring&i2c3 {
269*724ba675SRob Herring	pinctrl-names = "default";
270*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c3>;
271*724ba675SRob Herring	status = "okay";
272*724ba675SRob Herring
273*724ba675SRob Herring	touch@48 {
274*724ba675SRob Herring		compatible = "ti,tsc2004";
275*724ba675SRob Herring		reg = <0x48>;
276*724ba675SRob Herring		pinctrl-names = "default";
277*724ba675SRob Herring		pinctrl-0 = <&pinctrl_i2c3_tsc2004>;
278*724ba675SRob Herring		interrupts-extended = <&gpio3 4 IRQ_TYPE_EDGE_FALLING>;
279*724ba675SRob Herring		wakeup-gpios = <&gpio3 4 GPIO_ACTIVE_LOW>;
280*724ba675SRob Herring	};
281*724ba675SRob Herring};
282*724ba675SRob Herring
283*724ba675SRob Herring&i2c4 {
284*724ba675SRob Herring	pinctrl-names = "default";
285*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c4>;
286*724ba675SRob Herring	status = "okay";
287*724ba675SRob Herring
288*724ba675SRob Herring	codec: wm8960@1a {
289*724ba675SRob Herring		compatible = "wlf,wm8960";
290*724ba675SRob Herring		reg = <0x1a>;
291*724ba675SRob Herring		clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
292*724ba675SRob Herring		clock-names = "mclk";
293*724ba675SRob Herring		wlf,shared-lrclk;
294*724ba675SRob Herring	};
295*724ba675SRob Herring};
296*724ba675SRob Herring
297*724ba675SRob Herring&lcdif {
298*724ba675SRob Herring	status = "okay";
299*724ba675SRob Herring
300*724ba675SRob Herring	port {
301*724ba675SRob Herring		lcdif_out: endpoint {
302*724ba675SRob Herring			remote-endpoint = <&panel_in>;
303*724ba675SRob Herring		};
304*724ba675SRob Herring	};
305*724ba675SRob Herring};
306*724ba675SRob Herring
307*724ba675SRob Herring&pwm1 {
308*724ba675SRob Herring	pinctrl-names = "default";
309*724ba675SRob Herring	pinctrl-0 = <&pinctrl_pwm1>;
310*724ba675SRob Herring	status = "okay";
311*724ba675SRob Herring};
312*724ba675SRob Herring
313*724ba675SRob Herring&pwm2 {
314*724ba675SRob Herring	pinctrl-names = "default";
315*724ba675SRob Herring	pinctrl-0 = <&pinctrl_pwm2>;
316*724ba675SRob Herring	status = "okay";
317*724ba675SRob Herring};
318*724ba675SRob Herring
319*724ba675SRob Herring&uart1 {
320*724ba675SRob Herring	pinctrl-names = "default";
321*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart1>;
322*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
323*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_OSC_24M_CLK>;
324*724ba675SRob Herring	status = "okay";
325*724ba675SRob Herring};
326*724ba675SRob Herring
327*724ba675SRob Herring&uart2 {
328*724ba675SRob Herring	pinctrl-names = "default";
329*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart2>;
330*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_UART2_ROOT_SRC>;
331*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_OSC_24M_CLK>;
332*724ba675SRob Herring	status = "okay";
333*724ba675SRob Herring};
334*724ba675SRob Herring
335*724ba675SRob Herring&uart3 {
336*724ba675SRob Herring	pinctrl-names = "default";
337*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart3>;
338*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_UART3_ROOT_SRC>;
339*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_OSC_24M_CLK>;
340*724ba675SRob Herring	status = "okay";
341*724ba675SRob Herring};
342*724ba675SRob Herring
343*724ba675SRob Herring&uart6 {
344*724ba675SRob Herring	pinctrl-names = "default";
345*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart6>;
346*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_UART6_ROOT_SRC>;
347*724ba675SRob Herring	assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
348*724ba675SRob Herring	uart-has-rtscts;
349*724ba675SRob Herring	status = "okay";
350*724ba675SRob Herring};
351*724ba675SRob Herring
352*724ba675SRob Herring&usbotg1 {
353*724ba675SRob Herring	vbus-supply = <&reg_usb_otg1_vbus>;
354*724ba675SRob Herring	pinctrl-names = "default";
355*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usbotg1>;
356*724ba675SRob Herring	status = "okay";
357*724ba675SRob Herring};
358*724ba675SRob Herring
359*724ba675SRob Herring&usbotg2 {
360*724ba675SRob Herring	vbus-supply = <&reg_usb_otg2_vbus>;
361*724ba675SRob Herring	pinctrl-names = "default";
362*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usbotg2>;
363*724ba675SRob Herring	dr_mode = "host";
364*724ba675SRob Herring	status = "okay";
365*724ba675SRob Herring};
366*724ba675SRob Herring
367*724ba675SRob Herring&usdhc1 {
368*724ba675SRob Herring	pinctrl-names = "default";
369*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc1>;
370*724ba675SRob Herring	cd-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>;
371*724ba675SRob Herring	vmmc-supply = <&vgen3_reg>;
372*724ba675SRob Herring	bus-width = <4>;
373*724ba675SRob Herring	fsl,tuning-step = <2>;
374*724ba675SRob Herring	wakeup-source;
375*724ba675SRob Herring	keep-power-in-suspend;
376*724ba675SRob Herring	status = "okay";
377*724ba675SRob Herring};
378*724ba675SRob Herring
379*724ba675SRob Herring&usdhc2 {
380*724ba675SRob Herring	#address-cells = <1>;
381*724ba675SRob Herring	#size-cells = <0>;
382*724ba675SRob Herring	pinctrl-names = "default";
383*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc2>;
384*724ba675SRob Herring	bus-width = <4>;
385*724ba675SRob Herring	non-removable;
386*724ba675SRob Herring	vmmc-supply = <&reg_wlan>;
387*724ba675SRob Herring	mmc-pwrseq = <&usdhc2_pwrseq>;
388*724ba675SRob Herring	cap-power-off-card;
389*724ba675SRob Herring	keep-power-in-suspend;
390*724ba675SRob Herring	status = "okay";
391*724ba675SRob Herring
392*724ba675SRob Herring	wlcore: wlcore@2 {
393*724ba675SRob Herring		compatible = "ti,wl1271";
394*724ba675SRob Herring		reg = <2>;
395*724ba675SRob Herring		interrupt-parent = <&gpio4>;
396*724ba675SRob Herring		interrupts = <20 IRQ_TYPE_LEVEL_HIGH>;
397*724ba675SRob Herring		ref-clock-frequency = <38400000>;
398*724ba675SRob Herring	};
399*724ba675SRob Herring};
400*724ba675SRob Herring
401*724ba675SRob Herring&usdhc3 {
402*724ba675SRob Herring	pinctrl-names = "default";
403*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc3>;
404*724ba675SRob Herring	assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
405*724ba675SRob Herring	assigned-clock-rates = <400000000>;
406*724ba675SRob Herring	bus-width = <8>;
407*724ba675SRob Herring	fsl,tuning-step = <2>;
408*724ba675SRob Herring	non-removable;
409*724ba675SRob Herring	status = "okay";
410*724ba675SRob Herring};
411*724ba675SRob Herring
412*724ba675SRob Herring&wdog1 {
413*724ba675SRob Herring	pinctrl-names = "default";
414*724ba675SRob Herring	pinctrl-0 = <&pinctrl_wdog1>;
415*724ba675SRob Herring	status = "okay";
416*724ba675SRob Herring};
417*724ba675SRob Herring
418*724ba675SRob Herring&iomuxc {
419*724ba675SRob Herring	pinctrl-names = "default";
420*724ba675SRob Herring	pinctrl-0 = <&pinctrl_hog_1 &pinctrl_j2>;
421*724ba675SRob Herring
422*724ba675SRob Herring	pinctrl_hog_1: hoggrp-1 {
423*724ba675SRob Herring		fsl,pins = <
424*724ba675SRob Herring			MX7D_PAD_SD3_RESET_B__GPIO6_IO11	0x5d
425*724ba675SRob Herring			MX7D_PAD_GPIO1_IO13__GPIO1_IO13		0x7d
426*724ba675SRob Herring			MX7D_PAD_ECSPI2_MISO__GPIO4_IO22	0x7d
427*724ba675SRob Herring		>;
428*724ba675SRob Herring	};
429*724ba675SRob Herring
430*724ba675SRob Herring	pinctrl_enet1: enet1grp {
431*724ba675SRob Herring		fsl,pins = <
432*724ba675SRob Herring			MX7D_PAD_GPIO1_IO10__ENET1_MDIO			0x3
433*724ba675SRob Herring			MX7D_PAD_GPIO1_IO11__ENET1_MDC			0x3
434*724ba675SRob Herring			MX7D_PAD_GPIO1_IO12__CCM_ENET_REF_CLK1		0x3
435*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC	0x71
436*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0	0x71
437*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1	0x71
438*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2	0x71
439*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3	0x71
440*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL	0x71
441*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC	0x71
442*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0	0x11
443*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1	0x11
444*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2	0x11
445*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3	0x71
446*724ba675SRob Herring			MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL	0x11
447*724ba675SRob Herring			MX7D_PAD_SD3_STROBE__GPIO6_IO10			0x75
448*724ba675SRob Herring		>;
449*724ba675SRob Herring	};
450*724ba675SRob Herring
451*724ba675SRob Herring	pinctrl_flexcan2: flexcan2grp {
452*724ba675SRob Herring		fsl,pins = <
453*724ba675SRob Herring			MX7D_PAD_GPIO1_IO14__FLEXCAN2_RX	0x7d
454*724ba675SRob Herring			MX7D_PAD_GPIO1_IO15__FLEXCAN2_TX	0x7d
455*724ba675SRob Herring			MX7D_PAD_EPDC_DATA14__GPIO2_IO14	0x7d
456*724ba675SRob Herring		>;
457*724ba675SRob Herring	};
458*724ba675SRob Herring
459*724ba675SRob Herring	pinctrl_i2c1: i2c1grp {
460*724ba675SRob Herring		fsl,pins = <
461*724ba675SRob Herring			MX7D_PAD_I2C1_SDA__I2C1_SDA		0x4000007f
462*724ba675SRob Herring			MX7D_PAD_I2C1_SCL__I2C1_SCL		0x4000007f
463*724ba675SRob Herring		>;
464*724ba675SRob Herring	};
465*724ba675SRob Herring
466*724ba675SRob Herring	pinctrl_i2c2: i2c2grp {
467*724ba675SRob Herring		fsl,pins = <
468*724ba675SRob Herring			MX7D_PAD_I2C2_SDA__I2C2_SDA		0x4000007f
469*724ba675SRob Herring			MX7D_PAD_I2C2_SCL__I2C2_SCL		0x4000007f
470*724ba675SRob Herring		>;
471*724ba675SRob Herring	};
472*724ba675SRob Herring
473*724ba675SRob Herring	pinctrl_i2c2_rv4162: i2c2-rv4162grp {
474*724ba675SRob Herring		fsl,pins = <
475*724ba675SRob Herring			MX7D_PAD_EPDC_DATA15__GPIO2_IO15	0x7d
476*724ba675SRob Herring		>;
477*724ba675SRob Herring	};
478*724ba675SRob Herring
479*724ba675SRob Herring	pinctrl_i2c3: i2c3grp {
480*724ba675SRob Herring		fsl,pins = <
481*724ba675SRob Herring			MX7D_PAD_I2C3_SDA__I2C3_SDA		0x4000007f
482*724ba675SRob Herring			MX7D_PAD_I2C3_SCL__I2C3_SCL		0x4000007f
483*724ba675SRob Herring		>;
484*724ba675SRob Herring	};
485*724ba675SRob Herring
486*724ba675SRob Herring	pinctrl_i2c3_tsc2004: i2c3tsc2004grp {
487*724ba675SRob Herring		fsl,pins = <
488*724ba675SRob Herring			MX7D_PAD_LCD_RESET__GPIO3_IO4		0x79
489*724ba675SRob Herring			MX7D_PAD_SD2_WP__GPIO5_IO10		0x7d
490*724ba675SRob Herring		>;
491*724ba675SRob Herring	};
492*724ba675SRob Herring
493*724ba675SRob Herring	pinctrl_i2c4: i2c4grp {
494*724ba675SRob Herring		fsl,pins = <
495*724ba675SRob Herring			MX7D_PAD_I2C4_SDA__I2C4_SDA		0x4000007f
496*724ba675SRob Herring			MX7D_PAD_I2C4_SCL__I2C4_SCL		0x4000007f
497*724ba675SRob Herring		>;
498*724ba675SRob Herring	};
499*724ba675SRob Herring
500*724ba675SRob Herring	pinctrl_j2: j2grp {
501*724ba675SRob Herring		fsl,pins = <
502*724ba675SRob Herring			MX7D_PAD_SAI1_TX_DATA__GPIO6_IO15	0x7d
503*724ba675SRob Herring			MX7D_PAD_EPDC_BDR0__GPIO2_IO28		0x7d
504*724ba675SRob Herring			MX7D_PAD_SAI1_RX_DATA__GPIO6_IO12	0x7d
505*724ba675SRob Herring			MX7D_PAD_EPDC_BDR1__GPIO2_IO29		0x7d
506*724ba675SRob Herring			MX7D_PAD_SD1_WP__GPIO5_IO1		0x7d
507*724ba675SRob Herring			MX7D_PAD_EPDC_SDSHR__GPIO2_IO19		0x7d
508*724ba675SRob Herring			MX7D_PAD_SD1_RESET_B__GPIO5_IO2		0x7d
509*724ba675SRob Herring			MX7D_PAD_SD2_RESET_B__GPIO5_IO11	0x7d
510*724ba675SRob Herring			MX7D_PAD_EPDC_DATA07__GPIO2_IO7		0x7d
511*724ba675SRob Herring			MX7D_PAD_EPDC_DATA08__GPIO2_IO8		0x7d
512*724ba675SRob Herring			MX7D_PAD_EPDC_DATA09__GPIO2_IO9		0x7d
513*724ba675SRob Herring			MX7D_PAD_EPDC_DATA10__GPIO2_IO10	0x7d
514*724ba675SRob Herring			MX7D_PAD_EPDC_DATA11__GPIO2_IO11	0x7d
515*724ba675SRob Herring			MX7D_PAD_EPDC_DATA12__GPIO2_IO12	0x7d
516*724ba675SRob Herring			MX7D_PAD_SAI1_TX_SYNC__GPIO6_IO14	0x7d
517*724ba675SRob Herring			MX7D_PAD_EPDC_DATA13__GPIO2_IO13	0x7d
518*724ba675SRob Herring			MX7D_PAD_SAI1_TX_BCLK__GPIO6_IO13	0x7d
519*724ba675SRob Herring			MX7D_PAD_SD2_CD_B__GPIO5_IO9		0x7d
520*724ba675SRob Herring			MX7D_PAD_EPDC_GDCLK__GPIO2_IO24		0x7d
521*724ba675SRob Herring			MX7D_PAD_SAI2_RX_DATA__GPIO6_IO21	0x7d
522*724ba675SRob Herring			MX7D_PAD_EPDC_GDOE__GPIO2_IO25		0x7d
523*724ba675SRob Herring			MX7D_PAD_EPDC_GDRL__GPIO2_IO26		0x7d
524*724ba675SRob Herring			MX7D_PAD_SAI2_TX_DATA__GPIO6_IO22	0x7d
525*724ba675SRob Herring			MX7D_PAD_EPDC_SDCE0__GPIO2_IO20		0x7d
526*724ba675SRob Herring			MX7D_PAD_SAI2_TX_BCLK__GPIO6_IO20	0x7d
527*724ba675SRob Herring			MX7D_PAD_EPDC_SDCE1__GPIO2_IO21		0x7d
528*724ba675SRob Herring			MX7D_PAD_SAI2_TX_SYNC__GPIO6_IO19	0x7d
529*724ba675SRob Herring			MX7D_PAD_EPDC_SDCE2__GPIO2_IO22		0x7d
530*724ba675SRob Herring			MX7D_PAD_EPDC_SDCE3__GPIO2_IO23		0x7d
531*724ba675SRob Herring			MX7D_PAD_EPDC_GDSP__GPIO2_IO27		0x7d
532*724ba675SRob Herring			MX7D_PAD_EPDC_SDCLK__GPIO2_IO16		0x7d
533*724ba675SRob Herring			MX7D_PAD_EPDC_SDLE__GPIO2_IO17		0x7d
534*724ba675SRob Herring			MX7D_PAD_EPDC_SDOE__GPIO2_IO18		0x7d
535*724ba675SRob Herring			MX7D_PAD_EPDC_PWR_COM__GPIO2_IO30	0x7d
536*724ba675SRob Herring			MX7D_PAD_EPDC_PWR_STAT__GPIO2_IO31	0x7d
537*724ba675SRob Herring		>;
538*724ba675SRob Herring	};
539*724ba675SRob Herring
540*724ba675SRob Herring	pinctrl_lcdif_dat: lcdifdatgrp {
541*724ba675SRob Herring		fsl,pins = <
542*724ba675SRob Herring			MX7D_PAD_LCD_DATA00__LCD_DATA0		0x79
543*724ba675SRob Herring			MX7D_PAD_LCD_DATA01__LCD_DATA1		0x79
544*724ba675SRob Herring			MX7D_PAD_LCD_DATA02__LCD_DATA2		0x79
545*724ba675SRob Herring			MX7D_PAD_LCD_DATA03__LCD_DATA3		0x79
546*724ba675SRob Herring			MX7D_PAD_LCD_DATA04__LCD_DATA4		0x79
547*724ba675SRob Herring			MX7D_PAD_LCD_DATA05__LCD_DATA5		0x79
548*724ba675SRob Herring			MX7D_PAD_LCD_DATA06__LCD_DATA6		0x79
549*724ba675SRob Herring			MX7D_PAD_LCD_DATA07__LCD_DATA7		0x79
550*724ba675SRob Herring			MX7D_PAD_LCD_DATA08__LCD_DATA8		0x79
551*724ba675SRob Herring			MX7D_PAD_LCD_DATA09__LCD_DATA9		0x79
552*724ba675SRob Herring			MX7D_PAD_LCD_DATA10__LCD_DATA10		0x79
553*724ba675SRob Herring			MX7D_PAD_LCD_DATA11__LCD_DATA11		0x79
554*724ba675SRob Herring			MX7D_PAD_LCD_DATA12__LCD_DATA12		0x79
555*724ba675SRob Herring			MX7D_PAD_LCD_DATA13__LCD_DATA13		0x79
556*724ba675SRob Herring			MX7D_PAD_LCD_DATA14__LCD_DATA14		0x79
557*724ba675SRob Herring			MX7D_PAD_LCD_DATA15__LCD_DATA15		0x79
558*724ba675SRob Herring			MX7D_PAD_LCD_DATA16__LCD_DATA16		0x79
559*724ba675SRob Herring			MX7D_PAD_LCD_DATA17__LCD_DATA17		0x79
560*724ba675SRob Herring			MX7D_PAD_LCD_DATA18__LCD_DATA18		0x79
561*724ba675SRob Herring			MX7D_PAD_LCD_DATA19__LCD_DATA19		0x79
562*724ba675SRob Herring			MX7D_PAD_LCD_DATA20__LCD_DATA20		0x79
563*724ba675SRob Herring			MX7D_PAD_LCD_DATA21__LCD_DATA21		0x79
564*724ba675SRob Herring			MX7D_PAD_LCD_DATA22__LCD_DATA22		0x79
565*724ba675SRob Herring			MX7D_PAD_LCD_DATA23__LCD_DATA23		0x79
566*724ba675SRob Herring		>;
567*724ba675SRob Herring	};
568*724ba675SRob Herring
569*724ba675SRob Herring	pinctrl_lcdif_ctrl: lcdifctrlgrp {
570*724ba675SRob Herring		fsl,pins = <
571*724ba675SRob Herring			MX7D_PAD_LCD_CLK__LCD_CLK		0x79
572*724ba675SRob Herring			MX7D_PAD_LCD_ENABLE__LCD_ENABLE		0x79
573*724ba675SRob Herring			MX7D_PAD_LCD_VSYNC__LCD_VSYNC		0x79
574*724ba675SRob Herring			MX7D_PAD_LCD_HSYNC__LCD_HSYNC		0x79
575*724ba675SRob Herring		>;
576*724ba675SRob Herring	};
577*724ba675SRob Herring
578*724ba675SRob Herring	pinctrl_pwm2: pwm2grp {
579*724ba675SRob Herring		fsl,pins = <
580*724ba675SRob Herring			MX7D_PAD_GPIO1_IO09__PWM2_OUT		0x7d
581*724ba675SRob Herring		>;
582*724ba675SRob Herring	};
583*724ba675SRob Herring
584*724ba675SRob Herring	pinctrl_uart1: uart1grp {
585*724ba675SRob Herring		fsl,pins = <
586*724ba675SRob Herring			MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX	0x79
587*724ba675SRob Herring			MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX	0x79
588*724ba675SRob Herring		>;
589*724ba675SRob Herring	};
590*724ba675SRob Herring
591*724ba675SRob Herring	pinctrl_uart2: uart2grp {
592*724ba675SRob Herring		fsl,pins = <
593*724ba675SRob Herring			MX7D_PAD_UART2_TX_DATA__UART2_DCE_TX	0x79
594*724ba675SRob Herring			MX7D_PAD_UART2_RX_DATA__UART2_DCE_RX	0x79
595*724ba675SRob Herring		>;
596*724ba675SRob Herring	};
597*724ba675SRob Herring
598*724ba675SRob Herring	pinctrl_uart3: uart3grp {
599*724ba675SRob Herring		fsl,pins = <
600*724ba675SRob Herring			MX7D_PAD_UART3_TX_DATA__UART3_DCE_TX	0x79
601*724ba675SRob Herring			MX7D_PAD_UART3_RX_DATA__UART3_DCE_RX	0x79
602*724ba675SRob Herring			MX7D_PAD_EPDC_DATA04__GPIO2_IO4		0x7d
603*724ba675SRob Herring		>;
604*724ba675SRob Herring	};
605*724ba675SRob Herring
606*724ba675SRob Herring	pinctrl_uart6: uart6grp {
607*724ba675SRob Herring		fsl,pins = <
608*724ba675SRob Herring			MX7D_PAD_ECSPI1_MOSI__UART6_DCE_TX	0x79
609*724ba675SRob Herring			MX7D_PAD_ECSPI1_SCLK__UART6_DCE_RX	0x79
610*724ba675SRob Herring			MX7D_PAD_ECSPI1_SS0__UART6_DCE_CTS	0x79
611*724ba675SRob Herring			MX7D_PAD_ECSPI1_MISO__UART6_DCE_RTS	0x79
612*724ba675SRob Herring		>;
613*724ba675SRob Herring	};
614*724ba675SRob Herring
615*724ba675SRob Herring	pinctrl_usbotg2: usbotg2grp {
616*724ba675SRob Herring		fsl,pins = <
617*724ba675SRob Herring			MX7D_PAD_UART3_RTS_B__USB_OTG2_OC	0x7d
618*724ba675SRob Herring			MX7D_PAD_UART3_CTS_B__GPIO4_IO7		0x14
619*724ba675SRob Herring		>;
620*724ba675SRob Herring	};
621*724ba675SRob Herring
622*724ba675SRob Herring	pinctrl_usdhc1: usdhc1grp {
623*724ba675SRob Herring		fsl,pins = <
624*724ba675SRob Herring			MX7D_PAD_SD1_CMD__SD1_CMD		0x59
625*724ba675SRob Herring			MX7D_PAD_SD1_CLK__SD1_CLK		0x19
626*724ba675SRob Herring			MX7D_PAD_SD1_DATA0__SD1_DATA0		0x59
627*724ba675SRob Herring			MX7D_PAD_SD1_DATA1__SD1_DATA1		0x59
628*724ba675SRob Herring			MX7D_PAD_SD1_DATA2__SD1_DATA2		0x59
629*724ba675SRob Herring			MX7D_PAD_SD1_DATA3__SD1_DATA3		0x59
630*724ba675SRob Herring			MX7D_PAD_GPIO1_IO08__SD1_VSELECT	0x75
631*724ba675SRob Herring			MX7D_PAD_SD1_CD_B__GPIO5_IO0		0x75
632*724ba675SRob Herring		>;
633*724ba675SRob Herring	};
634*724ba675SRob Herring
635*724ba675SRob Herring	pinctrl_usdhc2: usdhc2grp {
636*724ba675SRob Herring		fsl,pins = <
637*724ba675SRob Herring			MX7D_PAD_SD2_CMD__SD2_CMD		0x59
638*724ba675SRob Herring			MX7D_PAD_SD2_CLK__SD2_CLK		0x19
639*724ba675SRob Herring			MX7D_PAD_SD2_DATA0__SD2_DATA0		0x59
640*724ba675SRob Herring			MX7D_PAD_SD2_DATA1__SD2_DATA1		0x59
641*724ba675SRob Herring			MX7D_PAD_SD2_DATA2__SD2_DATA2		0x59
642*724ba675SRob Herring			MX7D_PAD_SD2_DATA3__SD2_DATA3		0x59
643*724ba675SRob Herring			MX7D_PAD_ECSPI2_SCLK__GPIO4_IO20	0x59
644*724ba675SRob Herring			MX7D_PAD_ECSPI2_MOSI__GPIO4_IO21	0x59
645*724ba675SRob Herring		>;
646*724ba675SRob Herring	};
647*724ba675SRob Herring
648*724ba675SRob Herring	pinctrl_usdhc3: usdhc3grp {
649*724ba675SRob Herring		fsl,pins = <
650*724ba675SRob Herring			MX7D_PAD_SD3_CMD__SD3_CMD		0x59
651*724ba675SRob Herring			MX7D_PAD_SD3_CLK__SD3_CLK		0x19
652*724ba675SRob Herring			MX7D_PAD_SD3_DATA0__SD3_DATA0		0x59
653*724ba675SRob Herring			MX7D_PAD_SD3_DATA1__SD3_DATA1		0x59
654*724ba675SRob Herring			MX7D_PAD_SD3_DATA2__SD3_DATA2		0x59
655*724ba675SRob Herring			MX7D_PAD_SD3_DATA3__SD3_DATA3		0x59
656*724ba675SRob Herring			MX7D_PAD_SD3_DATA4__SD3_DATA4		0x59
657*724ba675SRob Herring			MX7D_PAD_SD3_DATA5__SD3_DATA5		0x59
658*724ba675SRob Herring			MX7D_PAD_SD3_DATA6__SD3_DATA6		0x59
659*724ba675SRob Herring			MX7D_PAD_SD3_DATA7__SD3_DATA7		0x59
660*724ba675SRob Herring		>;
661*724ba675SRob Herring	};
662*724ba675SRob Herring};
663*724ba675SRob Herring
664*724ba675SRob Herring&iomuxc_lpsr {
665*724ba675SRob Herring	pinctrl-names = "default";
666*724ba675SRob Herring	pinctrl-0 = <&pinctrl_hog_2>;
667*724ba675SRob Herring
668*724ba675SRob Herring	pinctrl_hog_2: hoggrp-2 {
669*724ba675SRob Herring		fsl,pins = <
670*724ba675SRob Herring			MX7D_PAD_LPSR_GPIO1_IO02__GPIO1_IO2	0x7d
671*724ba675SRob Herring			MX7D_PAD_LPSR_GPIO1_IO03__CCM_CLKO2	0x7d
672*724ba675SRob Herring		>;
673*724ba675SRob Herring	};
674*724ba675SRob Herring
675*724ba675SRob Herring	pinctrl_backlight_j9: backlightj9grp {
676*724ba675SRob Herring		fsl,pins = <
677*724ba675SRob Herring			MX7D_PAD_LPSR_GPIO1_IO07__GPIO1_IO7	0x7d
678*724ba675SRob Herring		>;
679*724ba675SRob Herring	};
680*724ba675SRob Herring
681*724ba675SRob Herring	pinctrl_pwm1: pwm1grp {
682*724ba675SRob Herring		fsl,pins = <
683*724ba675SRob Herring			MX7D_PAD_LPSR_GPIO1_IO01__PWM1_OUT	0x7d
684*724ba675SRob Herring		>;
685*724ba675SRob Herring	};
686*724ba675SRob Herring
687*724ba675SRob Herring	pinctrl_usbotg1: usbotg1grp {
688*724ba675SRob Herring		fsl,pins = <
689*724ba675SRob Herring			MX7D_PAD_LPSR_GPIO1_IO04__USB_OTG1_OC	0x7d
690*724ba675SRob Herring			MX7D_PAD_LPSR_GPIO1_IO05__GPIO1_IO5	0x14
691*724ba675SRob Herring		>;
692*724ba675SRob Herring	};
693*724ba675SRob Herring
694*724ba675SRob Herring	pinctrl_wdog1: wdog1grp {
695*724ba675SRob Herring		fsl,pins = <
696*724ba675SRob Herring			MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B	0x75
697*724ba675SRob Herring		>;
698*724ba675SRob Herring	};
699*724ba675SRob Herring};
700