1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0-or-later OR MIT)
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Copyright 2018-2022 TQ-Systems GmbH
4*724ba675SRob Herring * Author: Markus Niebel <Markus.Niebel@tq-group.com>
5*724ba675SRob Herring */
6*724ba675SRob Herring
7*724ba675SRob Herring#include "imx6ul.dtsi"
8*724ba675SRob Herring#include "imx6ul-tqma6ul-common.dtsi"
9*724ba675SRob Herring#include "imx6ul-tqma6ulxl-common.dtsi"
10*724ba675SRob Herring
11*724ba675SRob Herring/ {
12*724ba675SRob Herring	model = "TQ-Systems TQMa6UL2L SoM";
13*724ba675SRob Herring	compatible = "tq,imx6ul-tqma6ul2l", "fsl,imx6ul";
14*724ba675SRob Herring};
15*724ba675SRob Herring
16*724ba675SRob Herring&usdhc2 {
17*724ba675SRob Herring	fsl,tuning-step = <6>;
18*724ba675SRob Herring};
19*724ba675SRob Herring
20*724ba675SRob Herring&iomuxc {
21*724ba675SRob Herring	pinctrl_usdhc2: usdhc2grp {
22*724ba675SRob Herring		fsl,pins = <
23*724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__USDHC2_CLK		0x00017051
24*724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__USDHC2_CMD		0x00017051
25*724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0	0x00017051
26*724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1	0x00017051
27*724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2	0x00017051
28*724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3	0x00017051
29*724ba675SRob Herring			MX6UL_PAD_NAND_DATA04__USDHC2_DATA4	0x00017051
30*724ba675SRob Herring			MX6UL_PAD_NAND_DATA05__USDHC2_DATA5	0x00017051
31*724ba675SRob Herring			MX6UL_PAD_NAND_DATA06__USDHC2_DATA6	0x00017051
32*724ba675SRob Herring			MX6UL_PAD_NAND_DATA07__USDHC2_DATA7	0x00017051
33*724ba675SRob Herring			/* rst */
34*724ba675SRob Herring			MX6UL_PAD_NAND_ALE__GPIO4_IO10		0x0001b051
35*724ba675SRob Herring		>;
36*724ba675SRob Herring	};
37*724ba675SRob Herring
38*724ba675SRob Herring	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
39*724ba675SRob Herring		fsl,pins = <
40*724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__USDHC2_CLK		0x000170e1
41*724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__USDHC2_CMD		0x000170f1
42*724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0	0x000170f1
43*724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1	0x000170f1
44*724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2	0x000170f1
45*724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3	0x000170f1
46*724ba675SRob Herring			MX6UL_PAD_NAND_DATA04__USDHC2_DATA4	0x000170f1
47*724ba675SRob Herring			MX6UL_PAD_NAND_DATA05__USDHC2_DATA5	0x000170f1
48*724ba675SRob Herring			MX6UL_PAD_NAND_DATA06__USDHC2_DATA6	0x000170f1
49*724ba675SRob Herring			MX6UL_PAD_NAND_DATA07__USDHC2_DATA7	0x000170f1
50*724ba675SRob Herring			/* rst */
51*724ba675SRob Herring			MX6UL_PAD_NAND_ALE__GPIO4_IO10		0x0001b051
52*724ba675SRob Herring		>;
53*724ba675SRob Herring	};
54*724ba675SRob Herring
55*724ba675SRob Herring	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
56*724ba675SRob Herring		fsl,pins = <
57*724ba675SRob Herring			MX6UL_PAD_NAND_RE_B__USDHC2_CLK		0x000170f9
58*724ba675SRob Herring			MX6UL_PAD_NAND_WE_B__USDHC2_CMD		0x000170f1
59*724ba675SRob Herring			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0	0x000170f1
60*724ba675SRob Herring			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1	0x000170f1
61*724ba675SRob Herring			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2	0x000170f1
62*724ba675SRob Herring			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3	0x000170f1
63*724ba675SRob Herring			MX6UL_PAD_NAND_DATA04__USDHC2_DATA4	0x000170f1
64*724ba675SRob Herring			MX6UL_PAD_NAND_DATA05__USDHC2_DATA5	0x000170f1
65*724ba675SRob Herring			MX6UL_PAD_NAND_DATA06__USDHC2_DATA6	0x000170f1
66*724ba675SRob Herring			MX6UL_PAD_NAND_DATA07__USDHC2_DATA7	0x000170f1
67*724ba675SRob Herring			/* rst */
68*724ba675SRob Herring			MX6UL_PAD_NAND_ALE__GPIO4_IO10		0x0001b051
69*724ba675SRob Herring		>;
70*724ba675SRob Herring	};
71*724ba675SRob Herring};
72