1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 * linux/arch/alpha/kernel/sys_rawhide.c 4 * 5 * Copyright (C) 1995 David A Rusling 6 * Copyright (C) 1996 Jay A Estabrook 7 * Copyright (C) 1998, 1999 Richard Henderson 8 * 9 * Code supporting the RAWHIDE. 10 */ 11 12 #include <linux/kernel.h> 13 #include <linux/types.h> 14 #include <linux/mm.h> 15 #include <linux/sched.h> 16 #include <linux/pci.h> 17 #include <linux/init.h> 18 19 #include <asm/ptrace.h> 20 #include <asm/dma.h> 21 #include <asm/irq.h> 22 #include <asm/mmu_context.h> 23 #include <asm/io.h> 24 #include <asm/core_mcpcia.h> 25 #include <asm/tlbflush.h> 26 27 #include "proto.h" 28 #include "irq_impl.h" 29 #include "pci_impl.h" 30 #include "machvec_impl.h" 31 32 33 /* 34 * HACK ALERT! only the boot cpu is used for interrupts. 35 */ 36 37 38 /* Note mask bit is true for ENABLED irqs. */ 39 40 static unsigned int hose_irq_masks[4] = { 41 0xff0000, 0xfe0000, 0xff0000, 0xff0000 42 }; 43 static unsigned int cached_irq_masks[4]; 44 DEFINE_SPINLOCK(rawhide_irq_lock); 45 46 static inline void 47 rawhide_update_irq_hw(int hose, int mask) 48 { 49 *(vuip)MCPCIA_INT_MASK0(MCPCIA_HOSE2MID(hose)) = mask; 50 mb(); 51 *(vuip)MCPCIA_INT_MASK0(MCPCIA_HOSE2MID(hose)); 52 } 53 54 #define hose_exists(h) \ 55 (((h) < MCPCIA_MAX_HOSES) && (cached_irq_masks[(h)] != 0)) 56 57 static inline void 58 rawhide_enable_irq(struct irq_data *d) 59 { 60 unsigned int mask, hose; 61 unsigned int irq = d->irq; 62 63 irq -= 16; 64 hose = irq / 24; 65 if (!hose_exists(hose)) /* if hose non-existent, exit */ 66 return; 67 68 irq -= hose * 24; 69 mask = 1 << irq; 70 71 spin_lock(&rawhide_irq_lock); 72 mask |= cached_irq_masks[hose]; 73 cached_irq_masks[hose] = mask; 74 rawhide_update_irq_hw(hose, mask); 75 spin_unlock(&rawhide_irq_lock); 76 } 77 78 static void 79 rawhide_disable_irq(struct irq_data *d) 80 { 81 unsigned int mask, hose; 82 unsigned int irq = d->irq; 83 84 irq -= 16; 85 hose = irq / 24; 86 if (!hose_exists(hose)) /* if hose non-existent, exit */ 87 return; 88 89 irq -= hose * 24; 90 mask = ~(1 << irq) | hose_irq_masks[hose]; 91 92 spin_lock(&rawhide_irq_lock); 93 mask &= cached_irq_masks[hose]; 94 cached_irq_masks[hose] = mask; 95 rawhide_update_irq_hw(hose, mask); 96 spin_unlock(&rawhide_irq_lock); 97 } 98 99 static void 100 rawhide_mask_and_ack_irq(struct irq_data *d) 101 { 102 unsigned int mask, mask1, hose; 103 unsigned int irq = d->irq; 104 105 irq -= 16; 106 hose = irq / 24; 107 if (!hose_exists(hose)) /* if hose non-existent, exit */ 108 return; 109 110 irq -= hose * 24; 111 mask1 = 1 << irq; 112 mask = ~mask1 | hose_irq_masks[hose]; 113 114 spin_lock(&rawhide_irq_lock); 115 116 mask &= cached_irq_masks[hose]; 117 cached_irq_masks[hose] = mask; 118 rawhide_update_irq_hw(hose, mask); 119 120 /* Clear the interrupt. */ 121 *(vuip)MCPCIA_INT_REQ(MCPCIA_HOSE2MID(hose)) = mask1; 122 123 spin_unlock(&rawhide_irq_lock); 124 } 125 126 static struct irq_chip rawhide_irq_type = { 127 .name = "RAWHIDE", 128 .irq_unmask = rawhide_enable_irq, 129 .irq_mask = rawhide_disable_irq, 130 .irq_mask_ack = rawhide_mask_and_ack_irq, 131 }; 132 133 static void 134 rawhide_srm_device_interrupt(unsigned long vector) 135 { 136 int irq; 137 138 irq = (vector - 0x800) >> 4; 139 140 /* 141 * The RAWHIDE SRM console reports PCI interrupts with a vector 142 * 0x80 *higher* than one might expect, as PCI IRQ 0 (ie bit 0) 143 * shows up as IRQ 24, etc, etc. We adjust it down by 8 to have 144 * it line up with the actual bit numbers from the REQ registers, 145 * which is how we manage the interrupts/mask. Sigh... 146 * 147 * Also, PCI #1 interrupts are offset some more... :-( 148 */ 149 150 if (irq == 52) { 151 /* SCSI on PCI1 is special. */ 152 irq = 72; 153 } 154 155 /* Adjust by which hose it is from. */ 156 irq -= ((irq + 16) >> 2) & 0x38; 157 158 handle_irq(irq); 159 } 160 161 static void __init 162 rawhide_init_irq(void) 163 { 164 struct pci_controller *hose; 165 long i; 166 167 mcpcia_init_hoses(); 168 169 /* Clear them all; only hoses that exist will be non-zero. */ 170 for (i = 0; i < MCPCIA_MAX_HOSES; i++) cached_irq_masks[i] = 0; 171 172 for (hose = hose_head; hose; hose = hose->next) { 173 unsigned int h = hose->index; 174 unsigned int mask = hose_irq_masks[h]; 175 176 cached_irq_masks[h] = mask; 177 *(vuip)MCPCIA_INT_MASK0(MCPCIA_HOSE2MID(h)) = mask; 178 *(vuip)MCPCIA_INT_MASK1(MCPCIA_HOSE2MID(h)) = 0; 179 } 180 181 for (i = 16; i < 128; ++i) { 182 irq_set_chip_and_handler(i, &rawhide_irq_type, 183 handle_level_irq); 184 irq_set_status_flags(i, IRQ_LEVEL); 185 } 186 187 init_i8259a_irqs(); 188 common_init_isa_dma(); 189 } 190 191 /* 192 * PCI Fixup configuration. 193 * 194 * Summary @ MCPCIA_PCI0_INT_REQ: 195 * Bit Meaning 196 * 0 Interrupt Line A from slot 2 PCI0 197 * 1 Interrupt Line B from slot 2 PCI0 198 * 2 Interrupt Line C from slot 2 PCI0 199 * 3 Interrupt Line D from slot 2 PCI0 200 * 4 Interrupt Line A from slot 3 PCI0 201 * 5 Interrupt Line B from slot 3 PCI0 202 * 6 Interrupt Line C from slot 3 PCI0 203 * 7 Interrupt Line D from slot 3 PCI0 204 * 8 Interrupt Line A from slot 4 PCI0 205 * 9 Interrupt Line B from slot 4 PCI0 206 * 10 Interrupt Line C from slot 4 PCI0 207 * 11 Interrupt Line D from slot 4 PCI0 208 * 12 Interrupt Line A from slot 5 PCI0 209 * 13 Interrupt Line B from slot 5 PCI0 210 * 14 Interrupt Line C from slot 5 PCI0 211 * 15 Interrupt Line D from slot 5 PCI0 212 * 16 EISA interrupt (PCI 0) or SCSI interrupt (PCI 1) 213 * 17-23 NA 214 * 215 * IdSel 216 * 1 EISA bridge (PCI bus 0 only) 217 * 2 PCI option slot 2 218 * 3 PCI option slot 3 219 * 4 PCI option slot 4 220 * 5 PCI option slot 5 221 * 222 */ 223 224 static int 225 rawhide_map_irq(const struct pci_dev *dev, u8 slot, u8 pin) 226 { 227 static char irq_tab[5][5] = { 228 /*INT INTA INTB INTC INTD */ 229 { 16+16, 16+16, 16+16, 16+16, 16+16}, /* IdSel 1 SCSI PCI 1 */ 230 { 16+ 0, 16+ 0, 16+ 1, 16+ 2, 16+ 3}, /* IdSel 2 slot 2 */ 231 { 16+ 4, 16+ 4, 16+ 5, 16+ 6, 16+ 7}, /* IdSel 3 slot 3 */ 232 { 16+ 8, 16+ 8, 16+ 9, 16+10, 16+11}, /* IdSel 4 slot 4 */ 233 { 16+12, 16+12, 16+13, 16+14, 16+15} /* IdSel 5 slot 5 */ 234 }; 235 const long min_idsel = 1, max_idsel = 5, irqs_per_slot = 5; 236 237 struct pci_controller *hose = dev->sysdata; 238 int irq = COMMON_TABLE_LOOKUP; 239 if (irq >= 0) 240 irq += 24 * hose->index; 241 return irq; 242 } 243 244 245 /* 246 * The System Vector 247 */ 248 249 struct alpha_machine_vector rawhide_mv __initmv = { 250 .vector_name = "Rawhide", 251 DO_EV5_MMU, 252 DO_DEFAULT_RTC, 253 DO_MCPCIA_IO, 254 .machine_check = mcpcia_machine_check, 255 .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS, 256 .min_io_address = DEFAULT_IO_BASE, 257 .min_mem_address = MCPCIA_DEFAULT_MEM_BASE, 258 .pci_dac_offset = MCPCIA_DAC_OFFSET, 259 260 .nr_irqs = 128, 261 .device_interrupt = rawhide_srm_device_interrupt, 262 263 .init_arch = mcpcia_init_arch, 264 .init_irq = rawhide_init_irq, 265 .init_rtc = common_init_rtc, 266 .init_pci = common_init_pci, 267 .kill_arch = NULL, 268 .pci_map_irq = rawhide_map_irq, 269 .pci_swizzle = common_swizzle, 270 }; 271 ALIAS_MV(rawhide) 272