1# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2%YAML 1.2 3--- 4$id: http://devicetree.org/schemas/soc/mediatek/mediatek,mutex.yaml# 5$schema: http://devicetree.org/meta-schemas/core.yaml# 6 7title: Mediatek mutex 8 9maintainers: 10 - Chun-Kuang Hu <chunkuang.hu@kernel.org> 11 - Philipp Zabel <p.zabel@pengutronix.de> 12 13description: | 14 Mediatek mutex, namely MUTEX, is used to send the triggers signals called 15 Start Of Frame (SOF) / End Of Frame (EOF) to each sub-modules on the display 16 data path or MDP data path. 17 In some SoC, such as mt2701, MUTEX could be a hardware mutex which protects 18 the shadow register. 19 MUTEX device node must be siblings to the central MMSYS_CONFIG node. 20 For a description of the MMSYS_CONFIG binding, see 21 Documentation/devicetree/bindings/arm/mediatek/mediatek,mmsys.yaml 22 for details. 23 24properties: 25 compatible: 26 enum: 27 - mediatek,mt2701-disp-mutex 28 - mediatek,mt2712-disp-mutex 29 - mediatek,mt6795-disp-mutex 30 - mediatek,mt8167-disp-mutex 31 - mediatek,mt8173-disp-mutex 32 - mediatek,mt8183-disp-mutex 33 - mediatek,mt8186-disp-mutex 34 - mediatek,mt8186-mdp3-mutex 35 - mediatek,mt8188-disp-mutex 36 - mediatek,mt8192-disp-mutex 37 - mediatek,mt8195-disp-mutex 38 39 reg: 40 maxItems: 1 41 42 interrupts: 43 maxItems: 1 44 45 power-domains: 46 description: A phandle and PM domain specifier as defined by bindings of 47 the power controller specified by phandle. See 48 Documentation/devicetree/bindings/power/power-domain.yaml for details. 49 50 clocks: 51 items: 52 - description: MUTEX Clock 53 54 mediatek,gce-events: 55 description: 56 The event id which is mapping to the specific hardware event signal 57 to gce. The event id is defined in the gce header 58 include/dt-bindings/gce/<chip>-gce.h of each chips. 59 $ref: /schemas/types.yaml#/definitions/uint32-array 60 61 mediatek,gce-client-reg: 62 $ref: /schemas/types.yaml#/definitions/phandle-array 63 items: 64 items: 65 - description: phandle of GCE 66 - description: GCE subsys id 67 - description: register offset 68 - description: register size 69 description: The register of client driver can be configured by gce with 70 4 arguments defined in this property. Each GCE subsys id is mapping to 71 a client defined in the header include/dt-bindings/gce/<chip>-gce.h. 72 73required: 74 - compatible 75 - reg 76 - interrupts 77 - power-domains 78 - clocks 79 80additionalProperties: false 81 82examples: 83 - | 84 #include <dt-bindings/interrupt-controller/arm-gic.h> 85 #include <dt-bindings/clock/mt8173-clk.h> 86 #include <dt-bindings/power/mt8173-power.h> 87 #include <dt-bindings/gce/mt8173-gce.h> 88 89 soc { 90 #address-cells = <2>; 91 #size-cells = <2>; 92 93 mutex: mutex@14020000 { 94 compatible = "mediatek,mt8173-disp-mutex"; 95 reg = <0 0x14020000 0 0x1000>; 96 interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_LOW>; 97 power-domains = <&spm MT8173_POWER_DOMAIN_MM>; 98 clocks = <&mmsys CLK_MM_MUTEX_32K>; 99 mediatek,gce-events = <CMDQ_EVENT_MUTEX0_STREAM_EOF>, 100 <CMDQ_EVENT_MUTEX1_STREAM_EOF>; 101 }; 102 }; 103