1# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2%YAML 1.2 3--- 4$id: http://devicetree.org/schemas/pinctrl/qcom,msm8996-pinctrl.yaml# 5$schema: http://devicetree.org/meta-schemas/core.yaml# 6 7title: Qualcomm MSM8996 TLMM pin controller 8 9maintainers: 10 - Bjorn Andersson <andersson@kernel.org> 11 - Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org> 12 13description: 14 Top Level Mode Multiplexer pin controller in Qualcomm MSM8996 SoC. 15 16properties: 17 compatible: 18 const: qcom,msm8996-pinctrl 19 20 reg: 21 maxItems: 1 22 23 interrupts: 24 maxItems: 1 25 26 interrupt-controller: true 27 "#interrupt-cells": true 28 gpio-controller: true 29 "#gpio-cells": true 30 gpio-ranges: true 31 wakeup-parent: true 32 33 gpio-reserved-ranges: 34 minItems: 1 35 maxItems: 75 36 37 gpio-line-names: 38 maxItems: 150 39 40patternProperties: 41 "-state$": 42 oneOf: 43 - $ref: "#/$defs/qcom-msm8996-tlmm-state" 44 - patternProperties: 45 "-pins$": 46 $ref: "#/$defs/qcom-msm8996-tlmm-state" 47 additionalProperties: false 48 49$defs: 50 qcom-msm8996-tlmm-state: 51 type: object 52 description: 53 Pinctrl node's client devices use subnodes for desired pin configuration. 54 Client device subnodes use below standard properties. 55 $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state 56 57 properties: 58 pins: 59 description: 60 List of gpio pins affected by the properties specified in this 61 subnode. 62 items: 63 oneOf: 64 - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-4][0-9])$" 65 - enum: [ sdc1_clk, sdc1_cmd, sdc1_data, sdc1_rclk, sdc2_clk, 66 sdc2_cmd, sdc2_data ] 67 minItems: 1 68 maxItems: 36 69 70 function: 71 description: 72 Specify the alternative function to be configured for the specified 73 pins. 74 75 enum: [ gpio, blsp_uart1, blsp_spi1, blsp_i2c1, blsp_uim1, atest_tsens, 76 bimc_dte1, dac_calib0, blsp_spi8, blsp_uart8, blsp_uim8, 77 qdss_cti_trig_out_b, bimc_dte0, dac_calib1, qdss_cti_trig_in_b, 78 dac_calib2, atest_tsens2, atest_usb1, blsp_spi10, blsp_uart10, 79 blsp_uim10, atest_bbrx1, atest_usb13, atest_bbrx0, atest_usb12, 80 mdp_vsync, edp_lcd, blsp_i2c10, atest_gpsadc1, atest_usb11, 81 atest_gpsadc0, edp_hot, atest_usb10, m_voc, dac_gpio, 82 atest_char, cam_mclk, pll_bypassnl, qdss_stm7, blsp_i2c8, 83 qdss_tracedata_b, pll_reset, qdss_stm6, qdss_stm5, qdss_stm4, 84 atest_usb2, cci_i2c, qdss_stm3, dac_calib3, atest_usb23, 85 atest_char3, dac_calib4, qdss_stm2, atest_usb22, atest_char2, 86 qdss_stm1, dac_calib5, atest_usb21, atest_char1, dbg_out, 87 qdss_stm0, dac_calib6, atest_usb20, atest_char0, dac_calib10, 88 qdss_stm10, qdss_cti_trig_in_a, cci_timer4, blsp_spi6, 89 blsp_uart6, blsp_uim6, blsp2_spi, qdss_stm9, 90 qdss_cti_trig_out_a, dac_calib11, qdss_stm8, cci_timer0, 91 qdss_stm13, dac_calib7, cci_timer1, qdss_stm12, dac_calib8, 92 cci_timer2, blsp1_spi, qdss_stm11, dac_calib9, cci_timer3, 93 cci_async, dac_calib12, blsp_i2c6, qdss_tracectl_a, 94 dac_calib13, qdss_traceclk_a, dac_calib14, dac_calib15, 95 hdmi_rcv, dac_calib16, hdmi_cec, pwr_modem, dac_calib17, 96 hdmi_ddc, pwr_nav, dac_calib18, pwr_crypto, dac_calib19, 97 hdmi_hot, dac_calib20, dac_calib21, pci_e0, dac_calib22, 98 dac_calib23, dac_calib24, tsif1_sync, dac_calib25, sd_write, 99 tsif1_error, blsp_spi2, blsp_uart2, blsp_uim2, qdss_cti, 100 blsp_i2c2, blsp_spi3, blsp_uart3, blsp_uim3, blsp_i2c3, uim3, 101 blsp_spi9, blsp_uart9, blsp_uim9, blsp10_spi, blsp_i2c9, 102 blsp_spi7, blsp_uart7, blsp_uim7, qdss_tracedata_a, blsp_i2c7, 103 qua_mi2s, gcc_gp1_clk_a, ssc_irq, uim4, blsp_spi11, 104 blsp_uart11, blsp_uim11, gcc_gp2_clk_a, gcc_gp3_clk_a, 105 blsp_i2c11, cri_trng0, cri_trng1, cri_trng, qdss_stm18, 106 pri_mi2s, qdss_stm17, blsp_spi4, blsp_uart4, blsp_uim4, 107 qdss_stm16, qdss_stm15, blsp_i2c4, qdss_stm14, dac_calib26, 108 spkr_i2s, audio_ref, lpass_slimbus, isense_dbg, tsense_pwm1, 109 tsense_pwm2, btfm_slimbus, ter_mi2s, qdss_stm22, qdss_stm21, 110 qdss_stm20, qdss_stm19, gcc_gp1_clk_b, sec_mi2s, blsp_spi5, 111 blsp_uart5, blsp_uim5, gcc_gp2_clk_b, gcc_gp3_clk_b, blsp_i2c5, 112 blsp_spi12, blsp_uart12, blsp_uim12, qdss_stm25, qdss_stm31, 113 blsp_i2c12, qdss_stm30, qdss_stm29, tsif1_clk, qdss_stm28, 114 tsif1_en, tsif1_data, sdc4_cmd, qdss_stm27, qdss_traceclk_b, 115 tsif2_error, sdc43, vfr_1, qdss_stm26, tsif2_clk, sdc4_clk, 116 qdss_stm24, tsif2_en, sdc42, qdss_stm23, qdss_tracectl_b, 117 sd_card, tsif2_data, sdc41, tsif2_sync, sdc40, mdp_vsync_p_b, 118 ldo_en, mdp_vsync_s_b, ldo_update, blsp11_uart_tx_b, 119 blsp11_uart_rx_b, blsp11_i2c_sda_b, prng_rosc, 120 blsp11_i2c_scl_b, uim2, uim1, uim_batt, pci_e2, pa_indicator, 121 adsp_ext, ddr_bist, qdss_tracedata_11, qdss_tracedata_12, 122 modem_tsync, nav_dr, nav_pps, pci_e1, gsm_tx, qspi_cs, ssbi2, 123 ssbi1, mss_lte, qspi_clk, qspi0, qspi1, qspi2, qspi3 ] 124 125 bias-pull-down: true 126 bias-pull-up: true 127 bias-disable: true 128 drive-strength: true 129 input-enable: true 130 output-high: true 131 output-low: true 132 133 required: 134 - pins 135 136 additionalProperties: false 137 138allOf: 139 - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml# 140 141required: 142 - compatible 143 - reg 144 145additionalProperties: false 146 147examples: 148 - | 149 #include <dt-bindings/interrupt-controller/arm-gic.h> 150 151 tlmm: pinctrl@1010000 { 152 compatible = "qcom,msm8996-pinctrl"; 153 reg = <0x01010000 0x300000>; 154 interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 155 gpio-controller; 156 gpio-ranges = <&tlmm 0 0 150>; 157 #gpio-cells = <2>; 158 interrupt-controller; 159 #interrupt-cells = <2>; 160 161 blsp1-spi1-default-state { 162 spi-pins { 163 pins = "gpio0", "gpio1", "gpio3"; 164 function = "blsp_spi1"; 165 drive-strength = <12>; 166 bias-disable; 167 }; 168 169 cs-pins { 170 pins = "gpio2"; 171 function = "gpio"; 172 drive-strength = <16>; 173 bias-disable; 174 output-high; 175 }; 176 }; 177 178 blsp1-spi1-sleep-state { 179 pins = "gpio0", "gpio1", "gpio2", "gpio3"; 180 function = "gpio"; 181 drive-strength = <2>; 182 bias-pull-down; 183 }; 184 }; 185