1* Amlogic AXG Audio Clock Controllers 2 3The Amlogic AXG audio clock controller generates and supplies clock to the 4other elements of the audio subsystem, such as fifos, i2s, spdif and pdm 5devices. 6 7Required Properties: 8 9- compatible : should be "amlogic,axg-audio-clkc" for the A113X and A113D, 10 "amlogic,g12a-audio-clkc" for G12A. 11- reg : physical base address of the clock controller and length of 12 memory mapped region. 13- clocks : a list of phandle + clock-specifier pairs for the clocks listed 14 in clock-names. 15- clock-names : must contain the following: 16 * "pclk" - Main peripheral bus clock 17 may contain the following: 18 * "mst_in[0-7]" - 8 input plls to generate clock signals 19 * "slv_sclk[0-9]" - 10 slave bit clocks provided by external 20 components. 21 * "slv_lrclk[0-9]" - 10 slave sample clocks provided by external 22 components. 23- resets : phandle of the internal reset line 24- #clock-cells : should be 1. 25- #reset-cells : should be 1 on the g12a (and following) soc family 26 27Each clock is assigned an identifier and client nodes can use this identifier 28to specify the clock which they consume. All available clocks are defined as 29preprocessor macros in the dt-bindings/clock/axg-audio-clkc.h header and can be 30used in device tree sources. 31 32Example: 33 34clkc_audio: clock-controller@0 { 35 compatible = "amlogic,axg-audio-clkc"; 36 reg = <0x0 0x0 0x0 0xb4>; 37 #clock-cells = <1>; 38 39 clocks = <&clkc CLKID_AUDIO>, 40 <&clkc CLKID_MPLL0>, 41 <&clkc CLKID_MPLL1>, 42 <&clkc CLKID_MPLL2>, 43 <&clkc CLKID_MPLL3>, 44 <&clkc CLKID_HIFI_PLL>, 45 <&clkc CLKID_FCLK_DIV3>, 46 <&clkc CLKID_FCLK_DIV4>, 47 <&clkc CLKID_GP0_PLL>; 48 clock-names = "pclk", 49 "mst_in0", 50 "mst_in1", 51 "mst_in2", 52 "mst_in3", 53 "mst_in4", 54 "mst_in5", 55 "mst_in6", 56 "mst_in7"; 57 resets = <&reset RESET_AUDIO>; 58}; 59