1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2aa0c7a86SPrafulla Wadaskar /*
3aa0c7a86SPrafulla Wadaskar * (C) Copyright 2008
4aa0c7a86SPrafulla Wadaskar * Marvell Semiconductor <www.marvell.com>
5aa0c7a86SPrafulla Wadaskar * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
6aa0c7a86SPrafulla Wadaskar */
7aa0c7a86SPrafulla Wadaskar
8aa0c7a86SPrafulla Wadaskar #ifndef _KWBIMAGE_H_
9aa0c7a86SPrafulla Wadaskar #define _KWBIMAGE_H_
10aa0c7a86SPrafulla Wadaskar
11a8840dceSReinhard Pfau #include <compiler.h>
12aa0c7a86SPrafulla Wadaskar #include <stdint.h>
13aa0c7a86SPrafulla Wadaskar
14aa0c7a86SPrafulla Wadaskar #define KWBIMAGE_MAX_CONFIG ((0x1dc - 0x20)/sizeof(struct reg_config))
15aa0c7a86SPrafulla Wadaskar #define MAX_TEMPBUF_LEN 32
16aa0c7a86SPrafulla Wadaskar
17aa0c7a86SPrafulla Wadaskar /* NAND ECC Mode */
18aa0c7a86SPrafulla Wadaskar #define IBR_HDR_ECC_DEFAULT 0x00
19aa0c7a86SPrafulla Wadaskar #define IBR_HDR_ECC_FORCED_HAMMING 0x01
20aa0c7a86SPrafulla Wadaskar #define IBR_HDR_ECC_FORCED_RS 0x02
21aa0c7a86SPrafulla Wadaskar #define IBR_HDR_ECC_DISABLED 0x03
22aa0c7a86SPrafulla Wadaskar
23aa0c7a86SPrafulla Wadaskar /* Boot Type - block ID */
24aa0c7a86SPrafulla Wadaskar #define IBR_HDR_I2C_ID 0x4D
25aa0c7a86SPrafulla Wadaskar #define IBR_HDR_SPI_ID 0x5A
26aa0c7a86SPrafulla Wadaskar #define IBR_HDR_NAND_ID 0x8B
27aa0c7a86SPrafulla Wadaskar #define IBR_HDR_SATA_ID 0x78
28aa0c7a86SPrafulla Wadaskar #define IBR_HDR_PEX_ID 0x9C
29aa0c7a86SPrafulla Wadaskar #define IBR_HDR_UART_ID 0x69
30aa0c7a86SPrafulla Wadaskar #define IBR_DEF_ATTRIB 0x00
31aa0c7a86SPrafulla Wadaskar
32e29f1db3SStefan Roese #define ALIGN_SUP(x, a) (((x) + (a - 1)) & ~(a - 1))
33e29f1db3SStefan Roese
34e29f1db3SStefan Roese /* Structure of the main header, version 0 (Kirkwood, Dove) */
35e29f1db3SStefan Roese struct main_hdr_v0 {
3637d108b6SBaruch Siach uint8_t blockid; /* 0x0 */
3737d108b6SBaruch Siach uint8_t nandeccmode; /* 0x1 */
3837d108b6SBaruch Siach uint16_t nandpagesize; /* 0x2-0x3 */
3937d108b6SBaruch Siach uint32_t blocksize; /* 0x4-0x7 */
4037d108b6SBaruch Siach uint32_t rsvd1; /* 0x8-0xB */
4137d108b6SBaruch Siach uint32_t srcaddr; /* 0xC-0xF */
4237d108b6SBaruch Siach uint32_t destaddr; /* 0x10-0x13 */
4337d108b6SBaruch Siach uint32_t execaddr; /* 0x14-0x17 */
4437d108b6SBaruch Siach uint8_t satapiomode; /* 0x18 */
4537d108b6SBaruch Siach uint8_t rsvd3; /* 0x19 */
4637d108b6SBaruch Siach uint16_t ddrinitdelay; /* 0x1A-0x1B */
4737d108b6SBaruch Siach uint16_t rsvd2; /* 0x1C-0x1D */
4837d108b6SBaruch Siach uint8_t ext; /* 0x1E */
4937d108b6SBaruch Siach uint8_t checksum; /* 0x1F */
50e29f1db3SStefan Roese };
51e29f1db3SStefan Roese
52e29f1db3SStefan Roese struct ext_hdr_v0_reg {
53e29f1db3SStefan Roese uint32_t raddr;
54e29f1db3SStefan Roese uint32_t rdata;
55e29f1db3SStefan Roese };
56e29f1db3SStefan Roese
57e29f1db3SStefan Roese #define EXT_HDR_V0_REG_COUNT ((0x1dc - 0x20) / sizeof(struct ext_hdr_v0_reg))
58e29f1db3SStefan Roese
59e29f1db3SStefan Roese struct ext_hdr_v0 {
60e29f1db3SStefan Roese uint32_t offset;
61e29f1db3SStefan Roese uint8_t reserved[0x20 - sizeof(uint32_t)];
62e29f1db3SStefan Roese struct ext_hdr_v0_reg rcfg[EXT_HDR_V0_REG_COUNT];
63e29f1db3SStefan Roese uint8_t reserved2[7];
64e29f1db3SStefan Roese uint8_t checksum;
65e29f1db3SStefan Roese };
66e29f1db3SStefan Roese
67e29f1db3SStefan Roese struct kwb_header {
68e29f1db3SStefan Roese struct main_hdr_v0 kwb_hdr;
69e29f1db3SStefan Roese struct ext_hdr_v0 kwb_exthdr;
70e29f1db3SStefan Roese };
71e29f1db3SStefan Roese
72ed72741dSBaruch Siach /* Structure of the main header, version 1 (Armada 370/38x/XP) */
73e29f1db3SStefan Roese struct main_hdr_v1 {
7437d108b6SBaruch Siach uint8_t blockid; /* 0x0 */
7537d108b6SBaruch Siach uint8_t flags; /* 0x1 */
7637d108b6SBaruch Siach uint16_t reserved2; /* 0x2-0x3 */
7737d108b6SBaruch Siach uint32_t blocksize; /* 0x4-0x7 */
7837d108b6SBaruch Siach uint8_t version; /* 0x8 */
7937d108b6SBaruch Siach uint8_t headersz_msb; /* 0x9 */
8037d108b6SBaruch Siach uint16_t headersz_lsb; /* 0xA-0xB */
8137d108b6SBaruch Siach uint32_t srcaddr; /* 0xC-0xF */
8237d108b6SBaruch Siach uint32_t destaddr; /* 0x10-0x13 */
8337d108b6SBaruch Siach uint32_t execaddr; /* 0x14-0x17 */
8437d108b6SBaruch Siach uint8_t options; /* 0x18 */
8537d108b6SBaruch Siach uint8_t nandblocksize; /* 0x19 */
8637d108b6SBaruch Siach uint8_t nandbadblklocation; /* 0x1A */
8737d108b6SBaruch Siach uint8_t reserved4; /* 0x1B */
8837d108b6SBaruch Siach uint16_t reserved5; /* 0x1C-0x1D */
8937d108b6SBaruch Siach uint8_t ext; /* 0x1E */
9037d108b6SBaruch Siach uint8_t checksum; /* 0x1F */
91e29f1db3SStefan Roese };
92e29f1db3SStefan Roese
93e29f1db3SStefan Roese /*
944bdb5479SChris Packham * Main header options
954bdb5479SChris Packham */
964bdb5479SChris Packham #define MAIN_HDR_V1_OPT_BAUD_DEFAULT 0
974bdb5479SChris Packham #define MAIN_HDR_V1_OPT_BAUD_2400 0x1
984bdb5479SChris Packham #define MAIN_HDR_V1_OPT_BAUD_4800 0x2
994bdb5479SChris Packham #define MAIN_HDR_V1_OPT_BAUD_9600 0x3
1004bdb5479SChris Packham #define MAIN_HDR_V1_OPT_BAUD_19200 0x4
1014bdb5479SChris Packham #define MAIN_HDR_V1_OPT_BAUD_38400 0x5
1024bdb5479SChris Packham #define MAIN_HDR_V1_OPT_BAUD_57600 0x6
1034bdb5479SChris Packham #define MAIN_HDR_V1_OPT_BAUD_115200 0x7
1044bdb5479SChris Packham
1054bdb5479SChris Packham /*
106e29f1db3SStefan Roese * Header for the optional headers, version 1 (Armada 370, Armada XP)
107e29f1db3SStefan Roese */
108e29f1db3SStefan Roese struct opt_hdr_v1 {
109e29f1db3SStefan Roese uint8_t headertype;
110e29f1db3SStefan Roese uint8_t headersz_msb;
111e29f1db3SStefan Roese uint16_t headersz_lsb;
112e29f1db3SStefan Roese char data[0];
113e29f1db3SStefan Roese };
114e29f1db3SStefan Roese
115e29f1db3SStefan Roese /*
116a1b6b0a9SMario Six * Public Key data in DER format
117a1b6b0a9SMario Six */
118a1b6b0a9SMario Six struct pubkey_der_v1 {
119a1b6b0a9SMario Six uint8_t key[524];
120a1b6b0a9SMario Six };
121a1b6b0a9SMario Six
122a1b6b0a9SMario Six /*
123a1b6b0a9SMario Six * Signature (RSA 2048)
124a1b6b0a9SMario Six */
125a1b6b0a9SMario Six struct sig_v1 {
126a1b6b0a9SMario Six uint8_t sig[256];
127a1b6b0a9SMario Six };
128a1b6b0a9SMario Six
129a1b6b0a9SMario Six /*
130a1b6b0a9SMario Six * Structure of secure header (Armada 38x)
131a1b6b0a9SMario Six */
132a1b6b0a9SMario Six struct secure_hdr_v1 {
133a1b6b0a9SMario Six uint8_t headertype; /* 0x0 */
134a1b6b0a9SMario Six uint8_t headersz_msb; /* 0x1 */
135a1b6b0a9SMario Six uint16_t headersz_lsb; /* 0x2 - 0x3 */
136a1b6b0a9SMario Six uint32_t reserved1; /* 0x4 - 0x7 */
137a1b6b0a9SMario Six struct pubkey_der_v1 kak; /* 0x8 - 0x213 */
138a1b6b0a9SMario Six uint8_t jtag_delay; /* 0x214 */
139a1b6b0a9SMario Six uint8_t reserved2; /* 0x215 */
140a1b6b0a9SMario Six uint16_t reserved3; /* 0x216 - 0x217 */
141a1b6b0a9SMario Six uint32_t boxid; /* 0x218 - 0x21B */
142a1b6b0a9SMario Six uint32_t flashid; /* 0x21C - 0x21F */
143a1b6b0a9SMario Six struct sig_v1 hdrsig; /* 0x220 - 0x31F */
144a1b6b0a9SMario Six struct sig_v1 imgsig; /* 0x320 - 0x41F */
145a1b6b0a9SMario Six struct pubkey_der_v1 csk[16]; /* 0x420 - 0x24DF */
146a1b6b0a9SMario Six struct sig_v1 csksig; /* 0x24E0 - 0x25DF */
147a1b6b0a9SMario Six uint8_t next; /* 0x25E0 */
148a1b6b0a9SMario Six uint8_t reserved4; /* 0x25E1 */
149a1b6b0a9SMario Six uint16_t reserved5; /* 0x25E2 - 0x25E3 */
150a1b6b0a9SMario Six };
151a1b6b0a9SMario Six
152a1b6b0a9SMario Six /*
153e29f1db3SStefan Roese * Various values for the opt_hdr_v1->headertype field, describing the
154e29f1db3SStefan Roese * different types of optional headers. The "secure" header contains
155e29f1db3SStefan Roese * informations related to secure boot (encryption keys, etc.). The
156e29f1db3SStefan Roese * "binary" header contains ARM binary code to be executed prior to
157e29f1db3SStefan Roese * executing the main payload (usually the bootloader). This is
158e29f1db3SStefan Roese * typically used to execute DDR3 training code. The "register" header
159e29f1db3SStefan Roese * allows to describe a set of (address, value) tuples that are
160e29f1db3SStefan Roese * generally used to configure the DRAM controller.
161e29f1db3SStefan Roese */
162e29f1db3SStefan Roese #define OPT_HDR_V1_SECURE_TYPE 0x1
163e29f1db3SStefan Roese #define OPT_HDR_V1_BINARY_TYPE 0x2
164e29f1db3SStefan Roese #define OPT_HDR_V1_REGISTER_TYPE 0x3
165e29f1db3SStefan Roese
166e29f1db3SStefan Roese #define KWBHEADER_V1_SIZE(hdr) \
167a8840dceSReinhard Pfau (((hdr)->headersz_msb << 16) | le16_to_cpu((hdr)->headersz_lsb))
168e29f1db3SStefan Roese
169aa0c7a86SPrafulla Wadaskar enum kwbimage_cmd {
170aa0c7a86SPrafulla Wadaskar CMD_INVALID,
171aa0c7a86SPrafulla Wadaskar CMD_BOOT_FROM,
172aa0c7a86SPrafulla Wadaskar CMD_NAND_ECC_MODE,
173aa0c7a86SPrafulla Wadaskar CMD_NAND_PAGE_SIZE,
174aa0c7a86SPrafulla Wadaskar CMD_SATA_PIO_MODE,
175aa0c7a86SPrafulla Wadaskar CMD_DDR_INIT_DELAY,
176aa0c7a86SPrafulla Wadaskar CMD_DATA
177aa0c7a86SPrafulla Wadaskar };
178aa0c7a86SPrafulla Wadaskar
179aa0c7a86SPrafulla Wadaskar enum kwbimage_cmd_types {
180aa0c7a86SPrafulla Wadaskar CFG_INVALID = -1,
181aa0c7a86SPrafulla Wadaskar CFG_COMMAND,
182aa0c7a86SPrafulla Wadaskar CFG_DATA0,
183aa0c7a86SPrafulla Wadaskar CFG_DATA1
184aa0c7a86SPrafulla Wadaskar };
185aa0c7a86SPrafulla Wadaskar
186aa0c7a86SPrafulla Wadaskar /*
187aa0c7a86SPrafulla Wadaskar * functions
188aa0c7a86SPrafulla Wadaskar */
189aa0c7a86SPrafulla Wadaskar void init_kwb_image_type (void);
190aa0c7a86SPrafulla Wadaskar
191e29f1db3SStefan Roese /*
192e29f1db3SStefan Roese * Byte 8 of the image header contains the version number. In the v0
193e29f1db3SStefan Roese * header, byte 8 was reserved, and always set to 0. In the v1 header,
194e29f1db3SStefan Roese * byte 8 has been changed to a proper field, set to 1.
195e29f1db3SStefan Roese */
image_version(void * header)196e29f1db3SStefan Roese static inline unsigned int image_version(void *header)
197e29f1db3SStefan Roese {
198e29f1db3SStefan Roese unsigned char *ptr = header;
199e29f1db3SStefan Roese return ptr[8];
200e29f1db3SStefan Roese }
201e29f1db3SStefan Roese
202aa0c7a86SPrafulla Wadaskar #endif /* _KWBIMAGE_H_ */
203