1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2a47a12beSStefan Roese /*
3a47a12beSStefan Roese * (C) Copyright 2002
4a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5a47a12beSStefan Roese */
6a47a12beSStefan Roese
7a47a12beSStefan Roese #include <common.h>
8a47a12beSStefan Roese
9a47a12beSStefan Roese /*
10a47a12beSStefan Roese * CPU test
11a47a12beSStefan Roese * Ternary instructions instr rD,rA,rB
12a47a12beSStefan Roese *
13a47a12beSStefan Roese * Arithmetic instructions: add, addc, adde, subf, subfc, subfe,
14a47a12beSStefan Roese * mullw, mulhw, mulhwu, divw, divwu
15a47a12beSStefan Roese *
16a47a12beSStefan Roese * The test contains a pre-built table of instructions, operands and
17a47a12beSStefan Roese * expected results. For each table entry, the test will cyclically use
18a47a12beSStefan Roese * different sets of operand registers and result registers.
19a47a12beSStefan Roese */
20a47a12beSStefan Roese
21a47a12beSStefan Roese #include <post.h>
22a47a12beSStefan Roese #include "cpu_asm.h"
23a47a12beSStefan Roese
24a47a12beSStefan Roese #if CONFIG_POST & CONFIG_SYS_POST_CPU
25a47a12beSStefan Roese
26a47a12beSStefan Roese extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1,
27a47a12beSStefan Roese ulong op2);
28a47a12beSStefan Roese extern ulong cpu_post_makecr (long v);
29a47a12beSStefan Roese
30a47a12beSStefan Roese static struct cpu_post_three_s
31a47a12beSStefan Roese {
32a47a12beSStefan Roese ulong cmd;
33a47a12beSStefan Roese ulong op1;
34a47a12beSStefan Roese ulong op2;
35a47a12beSStefan Roese ulong res;
36a47a12beSStefan Roese } cpu_post_three_table[] =
37a47a12beSStefan Roese {
38a47a12beSStefan Roese {
39a47a12beSStefan Roese OP_ADD,
40a47a12beSStefan Roese 100,
41a47a12beSStefan Roese 200,
42a47a12beSStefan Roese 300
43a47a12beSStefan Roese },
44a47a12beSStefan Roese {
45a47a12beSStefan Roese OP_ADD,
46a47a12beSStefan Roese 100,
47a47a12beSStefan Roese -200,
48a47a12beSStefan Roese -100
49a47a12beSStefan Roese },
50a47a12beSStefan Roese {
51a47a12beSStefan Roese OP_ADDC,
52a47a12beSStefan Roese 100,
53a47a12beSStefan Roese 200,
54a47a12beSStefan Roese 300
55a47a12beSStefan Roese },
56a47a12beSStefan Roese {
57a47a12beSStefan Roese OP_ADDC,
58a47a12beSStefan Roese 100,
59a47a12beSStefan Roese -200,
60a47a12beSStefan Roese -100
61a47a12beSStefan Roese },
62a47a12beSStefan Roese {
63a47a12beSStefan Roese OP_ADDE,
64a47a12beSStefan Roese 100,
65a47a12beSStefan Roese 200,
66a47a12beSStefan Roese 300
67a47a12beSStefan Roese },
68a47a12beSStefan Roese {
69a47a12beSStefan Roese OP_ADDE,
70a47a12beSStefan Roese 100,
71a47a12beSStefan Roese -200,
72a47a12beSStefan Roese -100
73a47a12beSStefan Roese },
74a47a12beSStefan Roese {
75a47a12beSStefan Roese OP_SUBF,
76a47a12beSStefan Roese 100,
77a47a12beSStefan Roese 200,
78a47a12beSStefan Roese 100
79a47a12beSStefan Roese },
80a47a12beSStefan Roese {
81a47a12beSStefan Roese OP_SUBF,
82a47a12beSStefan Roese 300,
83a47a12beSStefan Roese 200,
84a47a12beSStefan Roese -100
85a47a12beSStefan Roese },
86a47a12beSStefan Roese {
87a47a12beSStefan Roese OP_SUBFC,
88a47a12beSStefan Roese 100,
89a47a12beSStefan Roese 200,
90a47a12beSStefan Roese 100
91a47a12beSStefan Roese },
92a47a12beSStefan Roese {
93a47a12beSStefan Roese OP_SUBFC,
94a47a12beSStefan Roese 300,
95a47a12beSStefan Roese 200,
96a47a12beSStefan Roese -100
97a47a12beSStefan Roese },
98a47a12beSStefan Roese {
99a47a12beSStefan Roese OP_SUBFE,
100a47a12beSStefan Roese 100,
101a47a12beSStefan Roese 200,
102a47a12beSStefan Roese 200 + ~100
103a47a12beSStefan Roese },
104a47a12beSStefan Roese {
105a47a12beSStefan Roese OP_SUBFE,
106a47a12beSStefan Roese 300,
107a47a12beSStefan Roese 200,
108a47a12beSStefan Roese 200 + ~300
109a47a12beSStefan Roese },
110a47a12beSStefan Roese {
111a47a12beSStefan Roese OP_MULLW,
112a47a12beSStefan Roese 200,
113a47a12beSStefan Roese 300,
114a47a12beSStefan Roese 200 * 300
115a47a12beSStefan Roese },
116a47a12beSStefan Roese {
117a47a12beSStefan Roese OP_MULHW,
118a47a12beSStefan Roese 0x10000000,
119a47a12beSStefan Roese 0x10000000,
120a47a12beSStefan Roese 0x1000000
121a47a12beSStefan Roese },
122a47a12beSStefan Roese {
123a47a12beSStefan Roese OP_MULHWU,
124a47a12beSStefan Roese 0x80000000,
125a47a12beSStefan Roese 0x80000000,
126a47a12beSStefan Roese 0x40000000
127a47a12beSStefan Roese },
128a47a12beSStefan Roese {
129a47a12beSStefan Roese OP_DIVW,
130a47a12beSStefan Roese -20,
131a47a12beSStefan Roese 5,
132a47a12beSStefan Roese -4
133a47a12beSStefan Roese },
134a47a12beSStefan Roese {
135a47a12beSStefan Roese OP_DIVWU,
136a47a12beSStefan Roese 0x8000,
137a47a12beSStefan Roese 0x200,
138a47a12beSStefan Roese 0x40
139a47a12beSStefan Roese },
140a47a12beSStefan Roese };
141d2397817SMike Frysinger static unsigned int cpu_post_three_size = ARRAY_SIZE(cpu_post_three_table);
142a47a12beSStefan Roese
cpu_post_test_three(void)143a47a12beSStefan Roese int cpu_post_test_three (void)
144a47a12beSStefan Roese {
145a47a12beSStefan Roese int ret = 0;
146a47a12beSStefan Roese unsigned int i, reg;
147a47a12beSStefan Roese int flag = disable_interrupts();
148a47a12beSStefan Roese
149a47a12beSStefan Roese for (i = 0; i < cpu_post_three_size && ret == 0; i++)
150a47a12beSStefan Roese {
151a47a12beSStefan Roese struct cpu_post_three_s *test = cpu_post_three_table + i;
152a47a12beSStefan Roese
153a47a12beSStefan Roese for (reg = 0; reg < 32 && ret == 0; reg++)
154a47a12beSStefan Roese {
155a47a12beSStefan Roese unsigned int reg0 = (reg + 0) % 32;
156a47a12beSStefan Roese unsigned int reg1 = (reg + 1) % 32;
157a47a12beSStefan Roese unsigned int reg2 = (reg + 2) % 32;
158a47a12beSStefan Roese unsigned int stk = reg < 16 ? 31 : 15;
159a47a12beSStefan Roese unsigned long code[] =
160a47a12beSStefan Roese {
161a47a12beSStefan Roese ASM_STW(stk, 1, -4),
162a47a12beSStefan Roese ASM_ADDI(stk, 1, -24),
163a47a12beSStefan Roese ASM_STW(3, stk, 12),
164a47a12beSStefan Roese ASM_STW(4, stk, 16),
165a47a12beSStefan Roese ASM_STW(reg0, stk, 8),
166a47a12beSStefan Roese ASM_STW(reg1, stk, 4),
167a47a12beSStefan Roese ASM_STW(reg2, stk, 0),
168a47a12beSStefan Roese ASM_LWZ(reg1, stk, 12),
169a47a12beSStefan Roese ASM_LWZ(reg0, stk, 16),
170a47a12beSStefan Roese ASM_12(test->cmd, reg2, reg1, reg0),
171a47a12beSStefan Roese ASM_STW(reg2, stk, 12),
172a47a12beSStefan Roese ASM_LWZ(reg2, stk, 0),
173a47a12beSStefan Roese ASM_LWZ(reg1, stk, 4),
174a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8),
175a47a12beSStefan Roese ASM_LWZ(3, stk, 12),
176a47a12beSStefan Roese ASM_ADDI(1, stk, 24),
177a47a12beSStefan Roese ASM_LWZ(stk, 1, -4),
178a47a12beSStefan Roese ASM_BLR,
179a47a12beSStefan Roese };
180a47a12beSStefan Roese unsigned long codecr[] =
181a47a12beSStefan Roese {
182a47a12beSStefan Roese ASM_STW(stk, 1, -4),
183a47a12beSStefan Roese ASM_ADDI(stk, 1, -24),
184a47a12beSStefan Roese ASM_STW(3, stk, 12),
185a47a12beSStefan Roese ASM_STW(4, stk, 16),
186a47a12beSStefan Roese ASM_STW(reg0, stk, 8),
187a47a12beSStefan Roese ASM_STW(reg1, stk, 4),
188a47a12beSStefan Roese ASM_STW(reg2, stk, 0),
189a47a12beSStefan Roese ASM_LWZ(reg1, stk, 12),
190a47a12beSStefan Roese ASM_LWZ(reg0, stk, 16),
191a47a12beSStefan Roese ASM_12(test->cmd, reg2, reg1, reg0) | BIT_C,
192a47a12beSStefan Roese ASM_STW(reg2, stk, 12),
193a47a12beSStefan Roese ASM_LWZ(reg2, stk, 0),
194a47a12beSStefan Roese ASM_LWZ(reg1, stk, 4),
195a47a12beSStefan Roese ASM_LWZ(reg0, stk, 8),
196a47a12beSStefan Roese ASM_LWZ(3, stk, 12),
197a47a12beSStefan Roese ASM_ADDI(1, stk, 24),
198a47a12beSStefan Roese ASM_LWZ(stk, 1, -4),
199a47a12beSStefan Roese ASM_BLR,
200a47a12beSStefan Roese };
201a47a12beSStefan Roese ulong res;
202a47a12beSStefan Roese ulong cr;
203a47a12beSStefan Roese
204a47a12beSStefan Roese if (ret == 0)
205a47a12beSStefan Roese {
206a47a12beSStefan Roese cr = 0;
207a47a12beSStefan Roese cpu_post_exec_22 (code, & cr, & res, test->op1, test->op2);
208a47a12beSStefan Roese
209a47a12beSStefan Roese ret = res == test->res && cr == 0 ? 0 : -1;
210a47a12beSStefan Roese
211a47a12beSStefan Roese if (ret != 0)
212a47a12beSStefan Roese {
213a47a12beSStefan Roese post_log ("Error at three test %d !\n", i);
214a47a12beSStefan Roese }
215a47a12beSStefan Roese }
216a47a12beSStefan Roese
217a47a12beSStefan Roese if (ret == 0)
218a47a12beSStefan Roese {
219a47a12beSStefan Roese cpu_post_exec_22 (codecr, & cr, & res, test->op1, test->op2);
220a47a12beSStefan Roese
221a47a12beSStefan Roese ret = res == test->res &&
222a47a12beSStefan Roese (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
223a47a12beSStefan Roese
224a47a12beSStefan Roese if (ret != 0)
225a47a12beSStefan Roese {
226a47a12beSStefan Roese post_log ("Error at three test %d !\n", i);
227a47a12beSStefan Roese }
228a47a12beSStefan Roese }
229a47a12beSStefan Roese }
230a47a12beSStefan Roese }
231a47a12beSStefan Roese
232a47a12beSStefan Roese if (flag)
233a47a12beSStefan Roese enable_interrupts();
234a47a12beSStefan Roese
235a47a12beSStefan Roese return ret;
236a47a12beSStefan Roese }
237a47a12beSStefan Roese
238a47a12beSStefan Roese #endif
239