xref: /openbmc/u-boot/post/lib_powerpc/load.c (revision d2397817f12d246cfd88caefd6f12dfd3e2d2c17)
1a47a12beSStefan Roese /*
2a47a12beSStefan Roese  * (C) Copyright 2002
3a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4a47a12beSStefan Roese  *
5a47a12beSStefan Roese  * See file CREDITS for list of people who contributed to this
6a47a12beSStefan Roese  * project.
7a47a12beSStefan Roese  *
8a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
9a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
10a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
11a47a12beSStefan Roese  * the License, or (at your option) any later version.
12a47a12beSStefan Roese  *
13a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
14a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16a47a12beSStefan Roese  * GNU General Public License for more details.
17a47a12beSStefan Roese  *
18a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
19a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
20a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21a47a12beSStefan Roese  * MA 02111-1307 USA
22a47a12beSStefan Roese  */
23a47a12beSStefan Roese 
24a47a12beSStefan Roese #include <common.h>
25a47a12beSStefan Roese 
26a47a12beSStefan Roese /*
27a47a12beSStefan Roese  * CPU test
28a47a12beSStefan Roese  * Load instructions:		lbz(x)(u), lhz(x)(u), lha(x)(u), lwz(x)(u)
29a47a12beSStefan Roese  *
30a47a12beSStefan Roese  * All operations are performed on a 16-byte array. The array
31a47a12beSStefan Roese  * is 4-byte aligned. The base register points to offset 8.
32a47a12beSStefan Roese  * The immediate offset (index register) ranges in [-8 ... +7].
33a47a12beSStefan Roese  * The test cases are composed so that they do not
34a47a12beSStefan Roese  * cause alignment exceptions.
35a47a12beSStefan Roese  * The test contains a pre-built table describing all test cases.
36a47a12beSStefan Roese  * The table entry contains:
37a47a12beSStefan Roese  * the instruction opcode, the array contents, the value of the index
38a47a12beSStefan Roese  * register and the expected value of the destination register.
39a47a12beSStefan Roese  * After executing the instruction, the test verifies the
40a47a12beSStefan Roese  * value of the destination register and the value of the base
41a47a12beSStefan Roese  * register (it must change for "load with update" instructions).
42a47a12beSStefan Roese  */
43a47a12beSStefan Roese 
44a47a12beSStefan Roese #include <post.h>
45a47a12beSStefan Roese #include "cpu_asm.h"
46a47a12beSStefan Roese 
47a47a12beSStefan Roese #if CONFIG_POST & CONFIG_SYS_POST_CPU
48a47a12beSStefan Roese 
49a47a12beSStefan Roese extern void cpu_post_exec_22w (ulong *code, ulong *op1, ulong op2, ulong *op3);
50a47a12beSStefan Roese extern void cpu_post_exec_21w (ulong *code, ulong *op1, ulong *op2);
51a47a12beSStefan Roese 
52a47a12beSStefan Roese static struct cpu_post_load_s
53a47a12beSStefan Roese {
54a47a12beSStefan Roese     ulong cmd;
55a47a12beSStefan Roese     uint width;
56a47a12beSStefan Roese     int update;
57a47a12beSStefan Roese     int index;
58a47a12beSStefan Roese     ulong offset;
59a47a12beSStefan Roese } cpu_post_load_table[] =
60a47a12beSStefan Roese {
61a47a12beSStefan Roese     {
62a47a12beSStefan Roese 	OP_LWZ,
63a47a12beSStefan Roese 	4,
64a47a12beSStefan Roese 	0,
65a47a12beSStefan Roese 	0,
66a47a12beSStefan Roese 	4
67a47a12beSStefan Roese     },
68a47a12beSStefan Roese     {
69a47a12beSStefan Roese 	OP_LHA,
70a47a12beSStefan Roese 	3,
71a47a12beSStefan Roese 	0,
72a47a12beSStefan Roese 	0,
73a47a12beSStefan Roese 	2
74a47a12beSStefan Roese     },
75a47a12beSStefan Roese     {
76a47a12beSStefan Roese 	OP_LHZ,
77a47a12beSStefan Roese 	2,
78a47a12beSStefan Roese 	0,
79a47a12beSStefan Roese 	0,
80a47a12beSStefan Roese 	2
81a47a12beSStefan Roese     },
82a47a12beSStefan Roese     {
83a47a12beSStefan Roese 	OP_LBZ,
84a47a12beSStefan Roese 	1,
85a47a12beSStefan Roese 	0,
86a47a12beSStefan Roese 	0,
87a47a12beSStefan Roese 	1
88a47a12beSStefan Roese     },
89a47a12beSStefan Roese     {
90a47a12beSStefan Roese 	OP_LWZU,
91a47a12beSStefan Roese 	4,
92a47a12beSStefan Roese 	1,
93a47a12beSStefan Roese 	0,
94a47a12beSStefan Roese 	4
95a47a12beSStefan Roese     },
96a47a12beSStefan Roese     {
97a47a12beSStefan Roese 	OP_LHAU,
98a47a12beSStefan Roese 	3,
99a47a12beSStefan Roese 	1,
100a47a12beSStefan Roese 	0,
101a47a12beSStefan Roese 	2
102a47a12beSStefan Roese     },
103a47a12beSStefan Roese     {
104a47a12beSStefan Roese 	OP_LHZU,
105a47a12beSStefan Roese 	2,
106a47a12beSStefan Roese 	1,
107a47a12beSStefan Roese 	0,
108a47a12beSStefan Roese 	2
109a47a12beSStefan Roese     },
110a47a12beSStefan Roese     {
111a47a12beSStefan Roese 	OP_LBZU,
112a47a12beSStefan Roese 	1,
113a47a12beSStefan Roese 	1,
114a47a12beSStefan Roese 	0,
115a47a12beSStefan Roese 	1
116a47a12beSStefan Roese     },
117a47a12beSStefan Roese     {
118a47a12beSStefan Roese 	OP_LWZX,
119a47a12beSStefan Roese 	4,
120a47a12beSStefan Roese 	0,
121a47a12beSStefan Roese 	1,
122a47a12beSStefan Roese 	4
123a47a12beSStefan Roese     },
124a47a12beSStefan Roese     {
125a47a12beSStefan Roese 	OP_LHAX,
126a47a12beSStefan Roese 	3,
127a47a12beSStefan Roese 	0,
128a47a12beSStefan Roese 	1,
129a47a12beSStefan Roese 	2
130a47a12beSStefan Roese     },
131a47a12beSStefan Roese     {
132a47a12beSStefan Roese 	OP_LHZX,
133a47a12beSStefan Roese 	2,
134a47a12beSStefan Roese 	0,
135a47a12beSStefan Roese 	1,
136a47a12beSStefan Roese 	2
137a47a12beSStefan Roese     },
138a47a12beSStefan Roese     {
139a47a12beSStefan Roese 	OP_LBZX,
140a47a12beSStefan Roese 	1,
141a47a12beSStefan Roese 	0,
142a47a12beSStefan Roese 	1,
143a47a12beSStefan Roese 	1
144a47a12beSStefan Roese     },
145a47a12beSStefan Roese     {
146a47a12beSStefan Roese 	OP_LWZUX,
147a47a12beSStefan Roese 	4,
148a47a12beSStefan Roese 	1,
149a47a12beSStefan Roese 	1,
150a47a12beSStefan Roese 	4
151a47a12beSStefan Roese     },
152a47a12beSStefan Roese     {
153a47a12beSStefan Roese 	OP_LHAUX,
154a47a12beSStefan Roese 	3,
155a47a12beSStefan Roese 	1,
156a47a12beSStefan Roese 	1,
157a47a12beSStefan Roese 	2
158a47a12beSStefan Roese     },
159a47a12beSStefan Roese     {
160a47a12beSStefan Roese 	OP_LHZUX,
161a47a12beSStefan Roese 	2,
162a47a12beSStefan Roese 	1,
163a47a12beSStefan Roese 	1,
164a47a12beSStefan Roese 	2
165a47a12beSStefan Roese     },
166a47a12beSStefan Roese     {
167a47a12beSStefan Roese 	OP_LBZUX,
168a47a12beSStefan Roese 	1,
169a47a12beSStefan Roese 	1,
170a47a12beSStefan Roese 	1,
171a47a12beSStefan Roese 	1
172a47a12beSStefan Roese     },
173a47a12beSStefan Roese };
174*d2397817SMike Frysinger static unsigned int cpu_post_load_size = ARRAY_SIZE(cpu_post_load_table);
175a47a12beSStefan Roese 
176a47a12beSStefan Roese int cpu_post_test_load (void)
177a47a12beSStefan Roese {
178a47a12beSStefan Roese     int ret = 0;
179a47a12beSStefan Roese     unsigned int i;
180a47a12beSStefan Roese     int flag = disable_interrupts();
181a47a12beSStefan Roese 
182a47a12beSStefan Roese     for (i = 0; i < cpu_post_load_size && ret == 0; i++)
183a47a12beSStefan Roese     {
184a47a12beSStefan Roese 	struct cpu_post_load_s *test = cpu_post_load_table + i;
185a47a12beSStefan Roese 	uchar data[16] =
186a47a12beSStefan Roese 	{ 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 };
187a47a12beSStefan Roese 	ulong base0 = (ulong) (data + 8);
188a47a12beSStefan Roese 	ulong base = base0;
189a47a12beSStefan Roese 	ulong value;
190a47a12beSStefan Roese 
191a47a12beSStefan Roese 	if (test->index)
192a47a12beSStefan Roese 	{
193a47a12beSStefan Roese 	    ulong code[] =
194a47a12beSStefan Roese 	    {
195a47a12beSStefan Roese 		ASM_12(test->cmd, 5, 3, 4),
196a47a12beSStefan Roese 		ASM_BLR,
197a47a12beSStefan Roese 	    };
198a47a12beSStefan Roese 
199a47a12beSStefan Roese 	    cpu_post_exec_22w (code, &base, test->offset, &value);
200a47a12beSStefan Roese 	}
201a47a12beSStefan Roese 	else
202a47a12beSStefan Roese 	{
203a47a12beSStefan Roese 	    ulong code[] =
204a47a12beSStefan Roese 	    {
205a47a12beSStefan Roese 		ASM_11I(test->cmd, 4, 3, test->offset),
206a47a12beSStefan Roese 		ASM_BLR,
207a47a12beSStefan Roese 	    };
208a47a12beSStefan Roese 
209a47a12beSStefan Roese 	    cpu_post_exec_21w (code, &base, &value);
210a47a12beSStefan Roese 	}
211a47a12beSStefan Roese 
212a47a12beSStefan Roese 	if (ret == 0)
213a47a12beSStefan Roese 	{
214a47a12beSStefan Roese 	   if (test->update)
215a47a12beSStefan Roese 	       ret = base == base0 + test->offset ? 0 : -1;
216a47a12beSStefan Roese 	   else
217a47a12beSStefan Roese 	       ret = base == base0 ? 0 : -1;
218a47a12beSStefan Roese 	}
219a47a12beSStefan Roese 
220a47a12beSStefan Roese 	if (ret == 0)
221a47a12beSStefan Roese 	{
222a47a12beSStefan Roese 	    switch (test->width)
223a47a12beSStefan Roese 	    {
224a47a12beSStefan Roese 	    case 1:
225a47a12beSStefan Roese 		ret = *(uchar *)(base0 + test->offset) == value ?
226a47a12beSStefan Roese 		      0 : -1;
227a47a12beSStefan Roese 		break;
228a47a12beSStefan Roese 	    case 2:
229a47a12beSStefan Roese 		ret = *(ushort *)(base0 + test->offset) == value ?
230a47a12beSStefan Roese 		      0 : -1;
231a47a12beSStefan Roese 		break;
232a47a12beSStefan Roese 	    case 3:
233a47a12beSStefan Roese 		ret = *(short *)(base0 + test->offset) == value ?
234a47a12beSStefan Roese 		      0 : -1;
235a47a12beSStefan Roese 		break;
236a47a12beSStefan Roese 	    case 4:
237a47a12beSStefan Roese 		ret = *(ulong *)(base0 + test->offset) == value ?
238a47a12beSStefan Roese 		      0 : -1;
239a47a12beSStefan Roese 		break;
240a47a12beSStefan Roese 	    }
241a47a12beSStefan Roese 	}
242a47a12beSStefan Roese 
243a47a12beSStefan Roese 	if (ret != 0)
244a47a12beSStefan Roese 	{
245a47a12beSStefan Roese 	    post_log ("Error at load test %d !\n", i);
246a47a12beSStefan Roese 	}
247a47a12beSStefan Roese     }
248a47a12beSStefan Roese 
249a47a12beSStefan Roese     if (flag)
250a47a12beSStefan Roese 	enable_interrupts();
251a47a12beSStefan Roese 
252a47a12beSStefan Roese     return ret;
253a47a12beSStefan Roese }
254a47a12beSStefan Roese 
255a47a12beSStefan Roese #endif
256