1*a47a12beSStefan Roese /* 2*a47a12beSStefan Roese * (C) Copyright 2002 3*a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4*a47a12beSStefan Roese * 5*a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 6*a47a12beSStefan Roese * project. 7*a47a12beSStefan Roese * 8*a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 9*a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 10*a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 11*a47a12beSStefan Roese * the License, or (at your option) any later version. 12*a47a12beSStefan Roese * 13*a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 14*a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*a47a12beSStefan Roese * GNU General Public License for more details. 17*a47a12beSStefan Roese * 18*a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 19*a47a12beSStefan Roese * along with this program; if not, write to the Free Software 20*a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*a47a12beSStefan Roese * MA 02111-1307 USA 22*a47a12beSStefan Roese */ 23*a47a12beSStefan Roese 24*a47a12beSStefan Roese #include <common.h> 25*a47a12beSStefan Roese 26*a47a12beSStefan Roese /* 27*a47a12beSStefan Roese * CPU test 28*a47a12beSStefan Roese * Load instructions: lbz(x)(u), lhz(x)(u), lha(x)(u), lwz(x)(u) 29*a47a12beSStefan Roese * 30*a47a12beSStefan Roese * All operations are performed on a 16-byte array. The array 31*a47a12beSStefan Roese * is 4-byte aligned. The base register points to offset 8. 32*a47a12beSStefan Roese * The immediate offset (index register) ranges in [-8 ... +7]. 33*a47a12beSStefan Roese * The test cases are composed so that they do not 34*a47a12beSStefan Roese * cause alignment exceptions. 35*a47a12beSStefan Roese * The test contains a pre-built table describing all test cases. 36*a47a12beSStefan Roese * The table entry contains: 37*a47a12beSStefan Roese * the instruction opcode, the array contents, the value of the index 38*a47a12beSStefan Roese * register and the expected value of the destination register. 39*a47a12beSStefan Roese * After executing the instruction, the test verifies the 40*a47a12beSStefan Roese * value of the destination register and the value of the base 41*a47a12beSStefan Roese * register (it must change for "load with update" instructions). 42*a47a12beSStefan Roese */ 43*a47a12beSStefan Roese 44*a47a12beSStefan Roese #include <post.h> 45*a47a12beSStefan Roese #include "cpu_asm.h" 46*a47a12beSStefan Roese 47*a47a12beSStefan Roese #if CONFIG_POST & CONFIG_SYS_POST_CPU 48*a47a12beSStefan Roese 49*a47a12beSStefan Roese extern void cpu_post_exec_22w (ulong *code, ulong *op1, ulong op2, ulong *op3); 50*a47a12beSStefan Roese extern void cpu_post_exec_21w (ulong *code, ulong *op1, ulong *op2); 51*a47a12beSStefan Roese 52*a47a12beSStefan Roese static struct cpu_post_load_s 53*a47a12beSStefan Roese { 54*a47a12beSStefan Roese ulong cmd; 55*a47a12beSStefan Roese uint width; 56*a47a12beSStefan Roese int update; 57*a47a12beSStefan Roese int index; 58*a47a12beSStefan Roese ulong offset; 59*a47a12beSStefan Roese } cpu_post_load_table[] = 60*a47a12beSStefan Roese { 61*a47a12beSStefan Roese { 62*a47a12beSStefan Roese OP_LWZ, 63*a47a12beSStefan Roese 4, 64*a47a12beSStefan Roese 0, 65*a47a12beSStefan Roese 0, 66*a47a12beSStefan Roese 4 67*a47a12beSStefan Roese }, 68*a47a12beSStefan Roese { 69*a47a12beSStefan Roese OP_LHA, 70*a47a12beSStefan Roese 3, 71*a47a12beSStefan Roese 0, 72*a47a12beSStefan Roese 0, 73*a47a12beSStefan Roese 2 74*a47a12beSStefan Roese }, 75*a47a12beSStefan Roese { 76*a47a12beSStefan Roese OP_LHZ, 77*a47a12beSStefan Roese 2, 78*a47a12beSStefan Roese 0, 79*a47a12beSStefan Roese 0, 80*a47a12beSStefan Roese 2 81*a47a12beSStefan Roese }, 82*a47a12beSStefan Roese { 83*a47a12beSStefan Roese OP_LBZ, 84*a47a12beSStefan Roese 1, 85*a47a12beSStefan Roese 0, 86*a47a12beSStefan Roese 0, 87*a47a12beSStefan Roese 1 88*a47a12beSStefan Roese }, 89*a47a12beSStefan Roese { 90*a47a12beSStefan Roese OP_LWZU, 91*a47a12beSStefan Roese 4, 92*a47a12beSStefan Roese 1, 93*a47a12beSStefan Roese 0, 94*a47a12beSStefan Roese 4 95*a47a12beSStefan Roese }, 96*a47a12beSStefan Roese { 97*a47a12beSStefan Roese OP_LHAU, 98*a47a12beSStefan Roese 3, 99*a47a12beSStefan Roese 1, 100*a47a12beSStefan Roese 0, 101*a47a12beSStefan Roese 2 102*a47a12beSStefan Roese }, 103*a47a12beSStefan Roese { 104*a47a12beSStefan Roese OP_LHZU, 105*a47a12beSStefan Roese 2, 106*a47a12beSStefan Roese 1, 107*a47a12beSStefan Roese 0, 108*a47a12beSStefan Roese 2 109*a47a12beSStefan Roese }, 110*a47a12beSStefan Roese { 111*a47a12beSStefan Roese OP_LBZU, 112*a47a12beSStefan Roese 1, 113*a47a12beSStefan Roese 1, 114*a47a12beSStefan Roese 0, 115*a47a12beSStefan Roese 1 116*a47a12beSStefan Roese }, 117*a47a12beSStefan Roese { 118*a47a12beSStefan Roese OP_LWZX, 119*a47a12beSStefan Roese 4, 120*a47a12beSStefan Roese 0, 121*a47a12beSStefan Roese 1, 122*a47a12beSStefan Roese 4 123*a47a12beSStefan Roese }, 124*a47a12beSStefan Roese { 125*a47a12beSStefan Roese OP_LHAX, 126*a47a12beSStefan Roese 3, 127*a47a12beSStefan Roese 0, 128*a47a12beSStefan Roese 1, 129*a47a12beSStefan Roese 2 130*a47a12beSStefan Roese }, 131*a47a12beSStefan Roese { 132*a47a12beSStefan Roese OP_LHZX, 133*a47a12beSStefan Roese 2, 134*a47a12beSStefan Roese 0, 135*a47a12beSStefan Roese 1, 136*a47a12beSStefan Roese 2 137*a47a12beSStefan Roese }, 138*a47a12beSStefan Roese { 139*a47a12beSStefan Roese OP_LBZX, 140*a47a12beSStefan Roese 1, 141*a47a12beSStefan Roese 0, 142*a47a12beSStefan Roese 1, 143*a47a12beSStefan Roese 1 144*a47a12beSStefan Roese }, 145*a47a12beSStefan Roese { 146*a47a12beSStefan Roese OP_LWZUX, 147*a47a12beSStefan Roese 4, 148*a47a12beSStefan Roese 1, 149*a47a12beSStefan Roese 1, 150*a47a12beSStefan Roese 4 151*a47a12beSStefan Roese }, 152*a47a12beSStefan Roese { 153*a47a12beSStefan Roese OP_LHAUX, 154*a47a12beSStefan Roese 3, 155*a47a12beSStefan Roese 1, 156*a47a12beSStefan Roese 1, 157*a47a12beSStefan Roese 2 158*a47a12beSStefan Roese }, 159*a47a12beSStefan Roese { 160*a47a12beSStefan Roese OP_LHZUX, 161*a47a12beSStefan Roese 2, 162*a47a12beSStefan Roese 1, 163*a47a12beSStefan Roese 1, 164*a47a12beSStefan Roese 2 165*a47a12beSStefan Roese }, 166*a47a12beSStefan Roese { 167*a47a12beSStefan Roese OP_LBZUX, 168*a47a12beSStefan Roese 1, 169*a47a12beSStefan Roese 1, 170*a47a12beSStefan Roese 1, 171*a47a12beSStefan Roese 1 172*a47a12beSStefan Roese }, 173*a47a12beSStefan Roese }; 174*a47a12beSStefan Roese static unsigned int cpu_post_load_size = 175*a47a12beSStefan Roese sizeof (cpu_post_load_table) / sizeof (struct cpu_post_load_s); 176*a47a12beSStefan Roese 177*a47a12beSStefan Roese int cpu_post_test_load (void) 178*a47a12beSStefan Roese { 179*a47a12beSStefan Roese int ret = 0; 180*a47a12beSStefan Roese unsigned int i; 181*a47a12beSStefan Roese int flag = disable_interrupts(); 182*a47a12beSStefan Roese 183*a47a12beSStefan Roese for (i = 0; i < cpu_post_load_size && ret == 0; i++) 184*a47a12beSStefan Roese { 185*a47a12beSStefan Roese struct cpu_post_load_s *test = cpu_post_load_table + i; 186*a47a12beSStefan Roese uchar data[16] = 187*a47a12beSStefan Roese { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 }; 188*a47a12beSStefan Roese ulong base0 = (ulong) (data + 8); 189*a47a12beSStefan Roese ulong base = base0; 190*a47a12beSStefan Roese ulong value; 191*a47a12beSStefan Roese 192*a47a12beSStefan Roese if (test->index) 193*a47a12beSStefan Roese { 194*a47a12beSStefan Roese ulong code[] = 195*a47a12beSStefan Roese { 196*a47a12beSStefan Roese ASM_12(test->cmd, 5, 3, 4), 197*a47a12beSStefan Roese ASM_BLR, 198*a47a12beSStefan Roese }; 199*a47a12beSStefan Roese 200*a47a12beSStefan Roese cpu_post_exec_22w (code, &base, test->offset, &value); 201*a47a12beSStefan Roese } 202*a47a12beSStefan Roese else 203*a47a12beSStefan Roese { 204*a47a12beSStefan Roese ulong code[] = 205*a47a12beSStefan Roese { 206*a47a12beSStefan Roese ASM_11I(test->cmd, 4, 3, test->offset), 207*a47a12beSStefan Roese ASM_BLR, 208*a47a12beSStefan Roese }; 209*a47a12beSStefan Roese 210*a47a12beSStefan Roese cpu_post_exec_21w (code, &base, &value); 211*a47a12beSStefan Roese } 212*a47a12beSStefan Roese 213*a47a12beSStefan Roese if (ret == 0) 214*a47a12beSStefan Roese { 215*a47a12beSStefan Roese if (test->update) 216*a47a12beSStefan Roese ret = base == base0 + test->offset ? 0 : -1; 217*a47a12beSStefan Roese else 218*a47a12beSStefan Roese ret = base == base0 ? 0 : -1; 219*a47a12beSStefan Roese } 220*a47a12beSStefan Roese 221*a47a12beSStefan Roese if (ret == 0) 222*a47a12beSStefan Roese { 223*a47a12beSStefan Roese switch (test->width) 224*a47a12beSStefan Roese { 225*a47a12beSStefan Roese case 1: 226*a47a12beSStefan Roese ret = *(uchar *)(base0 + test->offset) == value ? 227*a47a12beSStefan Roese 0 : -1; 228*a47a12beSStefan Roese break; 229*a47a12beSStefan Roese case 2: 230*a47a12beSStefan Roese ret = *(ushort *)(base0 + test->offset) == value ? 231*a47a12beSStefan Roese 0 : -1; 232*a47a12beSStefan Roese break; 233*a47a12beSStefan Roese case 3: 234*a47a12beSStefan Roese ret = *(short *)(base0 + test->offset) == value ? 235*a47a12beSStefan Roese 0 : -1; 236*a47a12beSStefan Roese break; 237*a47a12beSStefan Roese case 4: 238*a47a12beSStefan Roese ret = *(ulong *)(base0 + test->offset) == value ? 239*a47a12beSStefan Roese 0 : -1; 240*a47a12beSStefan Roese break; 241*a47a12beSStefan Roese } 242*a47a12beSStefan Roese } 243*a47a12beSStefan Roese 244*a47a12beSStefan Roese if (ret != 0) 245*a47a12beSStefan Roese { 246*a47a12beSStefan Roese post_log ("Error at load test %d !\n", i); 247*a47a12beSStefan Roese } 248*a47a12beSStefan Roese } 249*a47a12beSStefan Roese 250*a47a12beSStefan Roese if (flag) 251*a47a12beSStefan Roese enable_interrupts(); 252*a47a12beSStefan Roese 253*a47a12beSStefan Roese return ret; 254*a47a12beSStefan Roese } 255*a47a12beSStefan Roese 256*a47a12beSStefan Roese #endif 257