1dd3d1f56SAndy Fleming /* 2dd3d1f56SAndy Fleming * tsec.h 3dd3d1f56SAndy Fleming * 4dd3d1f56SAndy Fleming * Driver for the Motorola Triple Speed Ethernet Controller 5dd3d1f56SAndy Fleming * 6dd3d1f56SAndy Fleming * This software may be used and distributed according to the 7dd3d1f56SAndy Fleming * terms of the GNU Public License, Version 2, incorporated 8dd3d1f56SAndy Fleming * herein by reference. 9dd3d1f56SAndy Fleming * 10aec84bf6SClaudiu Manoil * Copyright 2004, 2007, 2009, 2011, 2013 Freescale Semiconductor, Inc. 11dd3d1f56SAndy Fleming * (C) Copyright 2003, Motorola, Inc. 12dd3d1f56SAndy Fleming * maintained by Xianghua Xiao (x.xiao@motorola.com) 13dd3d1f56SAndy Fleming * author Andy Fleming 14dd3d1f56SAndy Fleming * 15dd3d1f56SAndy Fleming */ 16dd3d1f56SAndy Fleming 17dd3d1f56SAndy Fleming #ifndef __TSEC_H 18dd3d1f56SAndy Fleming #define __TSEC_H 19dd3d1f56SAndy Fleming 20dd3d1f56SAndy Fleming #include <net.h> 21dd3d1f56SAndy Fleming #include <config.h> 22063c1263SAndy Fleming #include <phy.h> 23063c1263SAndy Fleming #include <asm/fsl_enet.h> 24dd3d1f56SAndy Fleming 25dd3d1f56SAndy Fleming #define TSEC_SIZE 0x01000 26b9e186fcSSandeep Gopalpet #define TSEC_MDIO_OFFSET 0x01000 27dd3d1f56SAndy Fleming 2840ac3d46SAndy Fleming #define CONFIG_SYS_MDIO_BASE_ADDR (MDIO_BASE_ADDR + 0x520) 29063c1263SAndy Fleming 30aec84bf6SClaudiu Manoil #define TSEC_GET_REGS(num, offset) \ 31aec84bf6SClaudiu Manoil (struct tsec __iomem *)\ 32aec84bf6SClaudiu Manoil (TSEC_BASE_ADDR + (((num) - 1) * (offset))) 33aec84bf6SClaudiu Manoil 34aec84bf6SClaudiu Manoil #define TSEC_GET_REGS_BASE(num) \ 35aec84bf6SClaudiu Manoil TSEC_GET_REGS((num), TSEC_SIZE) 36aec84bf6SClaudiu Manoil 37aec84bf6SClaudiu Manoil #define TSEC_GET_MDIO_REGS(num, offset) \ 38aec84bf6SClaudiu Manoil (struct tsec_mii_mng __iomem *)\ 39aec84bf6SClaudiu Manoil (CONFIG_SYS_MDIO_BASE_ADDR + ((num) - 1) * (offset)) 40aec84bf6SClaudiu Manoil 41aec84bf6SClaudiu Manoil #define TSEC_GET_MDIO_REGS_BASE(num) \ 42aec84bf6SClaudiu Manoil TSEC_GET_MDIO_REGS((num), TSEC_MDIO_OFFSET) 43aec84bf6SClaudiu Manoil 44063c1263SAndy Fleming #define DEFAULT_MII_NAME "FSL_MDIO" 45063c1263SAndy Fleming 4675b9d4aeSAndy Fleming #define STD_TSEC_INFO(num) \ 4775b9d4aeSAndy Fleming { \ 48aec84bf6SClaudiu Manoil .regs = TSEC_GET_REGS_BASE(num), \ 49aec84bf6SClaudiu Manoil .miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num), \ 5075b9d4aeSAndy Fleming .devname = CONFIG_TSEC##num##_NAME, \ 5175b9d4aeSAndy Fleming .phyaddr = TSEC##num##_PHY_ADDR, \ 52063c1263SAndy Fleming .flags = TSEC##num##_FLAGS, \ 53063c1263SAndy Fleming .mii_devname = DEFAULT_MII_NAME \ 5475b9d4aeSAndy Fleming } 5575b9d4aeSAndy Fleming 5675b9d4aeSAndy Fleming #define SET_STD_TSEC_INFO(x, num) \ 5775b9d4aeSAndy Fleming { \ 58aec84bf6SClaudiu Manoil x.regs = TSEC_GET_REGS_BASE(num); \ 59aec84bf6SClaudiu Manoil x.miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num); \ 6075b9d4aeSAndy Fleming x.devname = CONFIG_TSEC##num##_NAME; \ 6175b9d4aeSAndy Fleming x.phyaddr = TSEC##num##_PHY_ADDR; \ 6275b9d4aeSAndy Fleming x.flags = TSEC##num##_FLAGS;\ 63063c1263SAndy Fleming x.mii_devname = DEFAULT_MII_NAME;\ 6475b9d4aeSAndy Fleming } 6575b9d4aeSAndy Fleming 66dd3d1f56SAndy Fleming #define MAC_ADDR_LEN 6 67dd3d1f56SAndy Fleming 68dd3d1f56SAndy Fleming /* #define TSEC_TIMEOUT 1000000 */ 69dd3d1f56SAndy Fleming #define TSEC_TIMEOUT 1000 70dd3d1f56SAndy Fleming #define TOUT_LOOP 1000000 71dd3d1f56SAndy Fleming 722abe361cSAndy Fleming /* TBI register addresses */ 732abe361cSAndy Fleming #define TBI_CR 0x00 742abe361cSAndy Fleming #define TBI_SR 0x01 752abe361cSAndy Fleming #define TBI_ANA 0x04 762abe361cSAndy Fleming #define TBI_ANLPBPA 0x05 772abe361cSAndy Fleming #define TBI_ANEX 0x06 782abe361cSAndy Fleming #define TBI_TBICON 0x11 792abe361cSAndy Fleming 802abe361cSAndy Fleming /* TBI MDIO register bit fields*/ 812abe361cSAndy Fleming #define TBICON_CLK_SELECT 0x0020 822abe361cSAndy Fleming #define TBIANA_ASYMMETRIC_PAUSE 0x0100 832abe361cSAndy Fleming #define TBIANA_SYMMETRIC_PAUSE 0x0080 842abe361cSAndy Fleming #define TBIANA_HALF_DUPLEX 0x0040 852abe361cSAndy Fleming #define TBIANA_FULL_DUPLEX 0x0020 862abe361cSAndy Fleming #define TBICR_PHY_RESET 0x8000 872abe361cSAndy Fleming #define TBICR_ANEG_ENABLE 0x1000 882abe361cSAndy Fleming #define TBICR_RESTART_ANEG 0x0200 892abe361cSAndy Fleming #define TBICR_FULL_DUPLEX 0x0100 902abe361cSAndy Fleming #define TBICR_SPEED1_SET 0x0040 912abe361cSAndy Fleming 922abe361cSAndy Fleming 93dd3d1f56SAndy Fleming /* MAC register bits */ 94dd3d1f56SAndy Fleming #define MACCFG1_SOFT_RESET 0x80000000 95dd3d1f56SAndy Fleming #define MACCFG1_RESET_RX_MC 0x00080000 96dd3d1f56SAndy Fleming #define MACCFG1_RESET_TX_MC 0x00040000 97dd3d1f56SAndy Fleming #define MACCFG1_RESET_RX_FUN 0x00020000 98dd3d1f56SAndy Fleming #define MACCFG1_RESET_TX_FUN 0x00010000 99dd3d1f56SAndy Fleming #define MACCFG1_LOOPBACK 0x00000100 100dd3d1f56SAndy Fleming #define MACCFG1_RX_FLOW 0x00000020 101dd3d1f56SAndy Fleming #define MACCFG1_TX_FLOW 0x00000010 102dd3d1f56SAndy Fleming #define MACCFG1_SYNCD_RX_EN 0x00000008 103dd3d1f56SAndy Fleming #define MACCFG1_RX_EN 0x00000004 104dd3d1f56SAndy Fleming #define MACCFG1_SYNCD_TX_EN 0x00000002 105dd3d1f56SAndy Fleming #define MACCFG1_TX_EN 0x00000001 106dd3d1f56SAndy Fleming 107dd3d1f56SAndy Fleming #define MACCFG2_INIT_SETTINGS 0x00007205 108dd3d1f56SAndy Fleming #define MACCFG2_FULL_DUPLEX 0x00000001 109dd3d1f56SAndy Fleming #define MACCFG2_IF 0x00000300 110dd3d1f56SAndy Fleming #define MACCFG2_GMII 0x00000200 111dd3d1f56SAndy Fleming #define MACCFG2_MII 0x00000100 112dd3d1f56SAndy Fleming 113dd3d1f56SAndy Fleming #define ECNTRL_INIT_SETTINGS 0x00001000 114dd3d1f56SAndy Fleming #define ECNTRL_TBI_MODE 0x00000020 115063c1263SAndy Fleming #define ECNTRL_REDUCED_MODE 0x00000010 116dd3d1f56SAndy Fleming #define ECNTRL_R100 0x00000008 117063c1263SAndy Fleming #define ECNTRL_REDUCED_MII_MODE 0x00000004 118dd3d1f56SAndy Fleming #define ECNTRL_SGMII_MODE 0x00000002 119dd3d1f56SAndy Fleming 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_TBIPA_VALUE 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TBIPA_VALUE 0x1f 122dd3d1f56SAndy Fleming #endif 123dd3d1f56SAndy Fleming 124dd3d1f56SAndy Fleming #define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN 125dd3d1f56SAndy Fleming 126dd3d1f56SAndy Fleming #define MINFLR_INIT_SETTINGS 0x00000040 127dd3d1f56SAndy Fleming 128dd3d1f56SAndy Fleming #define DMACTRL_INIT_SETTINGS 0x000000c3 129dd3d1f56SAndy Fleming #define DMACTRL_GRS 0x00000010 130dd3d1f56SAndy Fleming #define DMACTRL_GTS 0x00000008 131dd3d1f56SAndy Fleming 132dd3d1f56SAndy Fleming #define TSTAT_CLEAR_THALT 0x80000000 133dd3d1f56SAndy Fleming #define RSTAT_CLEAR_RHALT 0x00800000 134dd3d1f56SAndy Fleming 135dd3d1f56SAndy Fleming 136dd3d1f56SAndy Fleming #define IEVENT_INIT_CLEAR 0xffffffff 137dd3d1f56SAndy Fleming #define IEVENT_BABR 0x80000000 138dd3d1f56SAndy Fleming #define IEVENT_RXC 0x40000000 139dd3d1f56SAndy Fleming #define IEVENT_BSY 0x20000000 140dd3d1f56SAndy Fleming #define IEVENT_EBERR 0x10000000 141dd3d1f56SAndy Fleming #define IEVENT_MSRO 0x04000000 142dd3d1f56SAndy Fleming #define IEVENT_GTSC 0x02000000 143dd3d1f56SAndy Fleming #define IEVENT_BABT 0x01000000 144dd3d1f56SAndy Fleming #define IEVENT_TXC 0x00800000 145dd3d1f56SAndy Fleming #define IEVENT_TXE 0x00400000 146dd3d1f56SAndy Fleming #define IEVENT_TXB 0x00200000 147dd3d1f56SAndy Fleming #define IEVENT_TXF 0x00100000 148dd3d1f56SAndy Fleming #define IEVENT_IE 0x00080000 149dd3d1f56SAndy Fleming #define IEVENT_LC 0x00040000 150dd3d1f56SAndy Fleming #define IEVENT_CRL 0x00020000 151dd3d1f56SAndy Fleming #define IEVENT_XFUN 0x00010000 152dd3d1f56SAndy Fleming #define IEVENT_RXB0 0x00008000 153dd3d1f56SAndy Fleming #define IEVENT_GRSC 0x00000100 154dd3d1f56SAndy Fleming #define IEVENT_RXF0 0x00000080 155dd3d1f56SAndy Fleming 156dd3d1f56SAndy Fleming #define IMASK_INIT_CLEAR 0x00000000 157dd3d1f56SAndy Fleming #define IMASK_TXEEN 0x00400000 158dd3d1f56SAndy Fleming #define IMASK_TXBEN 0x00200000 159dd3d1f56SAndy Fleming #define IMASK_TXFEN 0x00100000 160dd3d1f56SAndy Fleming #define IMASK_RXFEN0 0x00000080 161dd3d1f56SAndy Fleming 162dd3d1f56SAndy Fleming 163dd3d1f56SAndy Fleming /* Default Attribute fields */ 164dd3d1f56SAndy Fleming #define ATTR_INIT_SETTINGS 0x000000c0 165dd3d1f56SAndy Fleming #define ATTRELI_INIT_SETTINGS 0x00000000 166dd3d1f56SAndy Fleming 167dd3d1f56SAndy Fleming 168dd3d1f56SAndy Fleming /* TxBD status field bits */ 169dd3d1f56SAndy Fleming #define TXBD_READY 0x8000 170dd3d1f56SAndy Fleming #define TXBD_PADCRC 0x4000 171dd3d1f56SAndy Fleming #define TXBD_WRAP 0x2000 172dd3d1f56SAndy Fleming #define TXBD_INTERRUPT 0x1000 173dd3d1f56SAndy Fleming #define TXBD_LAST 0x0800 174dd3d1f56SAndy Fleming #define TXBD_CRC 0x0400 175dd3d1f56SAndy Fleming #define TXBD_DEF 0x0200 176dd3d1f56SAndy Fleming #define TXBD_HUGEFRAME 0x0080 177dd3d1f56SAndy Fleming #define TXBD_LATECOLLISION 0x0080 178dd3d1f56SAndy Fleming #define TXBD_RETRYLIMIT 0x0040 179dd3d1f56SAndy Fleming #define TXBD_RETRYCOUNTMASK 0x003c 180dd3d1f56SAndy Fleming #define TXBD_UNDERRUN 0x0002 181dd3d1f56SAndy Fleming #define TXBD_STATS 0x03ff 182dd3d1f56SAndy Fleming 183dd3d1f56SAndy Fleming /* RxBD status field bits */ 184dd3d1f56SAndy Fleming #define RXBD_EMPTY 0x8000 185dd3d1f56SAndy Fleming #define RXBD_RO1 0x4000 186dd3d1f56SAndy Fleming #define RXBD_WRAP 0x2000 187dd3d1f56SAndy Fleming #define RXBD_INTERRUPT 0x1000 188dd3d1f56SAndy Fleming #define RXBD_LAST 0x0800 189dd3d1f56SAndy Fleming #define RXBD_FIRST 0x0400 190dd3d1f56SAndy Fleming #define RXBD_MISS 0x0100 191dd3d1f56SAndy Fleming #define RXBD_BROADCAST 0x0080 192dd3d1f56SAndy Fleming #define RXBD_MULTICAST 0x0040 193dd3d1f56SAndy Fleming #define RXBD_LARGE 0x0020 194dd3d1f56SAndy Fleming #define RXBD_NONOCTET 0x0010 195dd3d1f56SAndy Fleming #define RXBD_SHORT 0x0008 196dd3d1f56SAndy Fleming #define RXBD_CRCERR 0x0004 197dd3d1f56SAndy Fleming #define RXBD_OVERRUN 0x0002 198dd3d1f56SAndy Fleming #define RXBD_TRUNCATED 0x0001 199dd3d1f56SAndy Fleming #define RXBD_STATS 0x003f 200dd3d1f56SAndy Fleming 201*9c9141fdSClaudiu Manoil struct txbd8 { 202*9c9141fdSClaudiu Manoil uint16_t status; /* Status Fields */ 203*9c9141fdSClaudiu Manoil uint16_t length; /* Buffer length */ 204*9c9141fdSClaudiu Manoil uint32_t bufptr; /* Buffer Pointer */ 205*9c9141fdSClaudiu Manoil }; 206dd3d1f56SAndy Fleming 207*9c9141fdSClaudiu Manoil struct rxbd8 { 208*9c9141fdSClaudiu Manoil uint16_t status; /* Status Fields */ 209*9c9141fdSClaudiu Manoil uint16_t length; /* Buffer Length */ 210*9c9141fdSClaudiu Manoil uint32_t bufptr; /* Buffer Pointer */ 211*9c9141fdSClaudiu Manoil }; 212dd3d1f56SAndy Fleming 213dd3d1f56SAndy Fleming typedef struct rmon_mib 214dd3d1f56SAndy Fleming { 215dd3d1f56SAndy Fleming /* Transmit and Receive Counters */ 216dd3d1f56SAndy Fleming uint tr64; /* Transmit and Receive 64-byte Frame Counter */ 217dd3d1f56SAndy Fleming uint tr127; /* Transmit and Receive 65-127 byte Frame Counter */ 218dd3d1f56SAndy Fleming uint tr255; /* Transmit and Receive 128-255 byte Frame Counter */ 219dd3d1f56SAndy Fleming uint tr511; /* Transmit and Receive 256-511 byte Frame Counter */ 220dd3d1f56SAndy Fleming uint tr1k; /* Transmit and Receive 512-1023 byte Frame Counter */ 221dd3d1f56SAndy Fleming uint trmax; /* Transmit and Receive 1024-1518 byte Frame Counter */ 222dd3d1f56SAndy Fleming uint trmgv; /* Transmit and Receive 1519-1522 byte Good VLAN Frame */ 223dd3d1f56SAndy Fleming /* Receive Counters */ 224dd3d1f56SAndy Fleming uint rbyt; /* Receive Byte Counter */ 225dd3d1f56SAndy Fleming uint rpkt; /* Receive Packet Counter */ 226dd3d1f56SAndy Fleming uint rfcs; /* Receive FCS Error Counter */ 227dd3d1f56SAndy Fleming uint rmca; /* Receive Multicast Packet (Counter) */ 228dd3d1f56SAndy Fleming uint rbca; /* Receive Broadcast Packet */ 229dd3d1f56SAndy Fleming uint rxcf; /* Receive Control Frame Packet */ 230dd3d1f56SAndy Fleming uint rxpf; /* Receive Pause Frame Packet */ 231dd3d1f56SAndy Fleming uint rxuo; /* Receive Unknown OP Code */ 232dd3d1f56SAndy Fleming uint raln; /* Receive Alignment Error */ 233dd3d1f56SAndy Fleming uint rflr; /* Receive Frame Length Error */ 234dd3d1f56SAndy Fleming uint rcde; /* Receive Code Error */ 235dd3d1f56SAndy Fleming uint rcse; /* Receive Carrier Sense Error */ 236dd3d1f56SAndy Fleming uint rund; /* Receive Undersize Packet */ 237dd3d1f56SAndy Fleming uint rovr; /* Receive Oversize Packet */ 238dd3d1f56SAndy Fleming uint rfrg; /* Receive Fragments */ 239dd3d1f56SAndy Fleming uint rjbr; /* Receive Jabber */ 240dd3d1f56SAndy Fleming uint rdrp; /* Receive Drop */ 241dd3d1f56SAndy Fleming /* Transmit Counters */ 242dd3d1f56SAndy Fleming uint tbyt; /* Transmit Byte Counter */ 243dd3d1f56SAndy Fleming uint tpkt; /* Transmit Packet */ 244dd3d1f56SAndy Fleming uint tmca; /* Transmit Multicast Packet */ 245dd3d1f56SAndy Fleming uint tbca; /* Transmit Broadcast Packet */ 246dd3d1f56SAndy Fleming uint txpf; /* Transmit Pause Control Frame */ 247dd3d1f56SAndy Fleming uint tdfr; /* Transmit Deferral Packet */ 248dd3d1f56SAndy Fleming uint tedf; /* Transmit Excessive Deferral Packet */ 249dd3d1f56SAndy Fleming uint tscl; /* Transmit Single Collision Packet */ 250dd3d1f56SAndy Fleming /* (0x2_n700) */ 251dd3d1f56SAndy Fleming uint tmcl; /* Transmit Multiple Collision Packet */ 252dd3d1f56SAndy Fleming uint tlcl; /* Transmit Late Collision Packet */ 253dd3d1f56SAndy Fleming uint txcl; /* Transmit Excessive Collision Packet */ 254dd3d1f56SAndy Fleming uint tncl; /* Transmit Total Collision */ 255dd3d1f56SAndy Fleming 256dd3d1f56SAndy Fleming uint res2; 257dd3d1f56SAndy Fleming 258dd3d1f56SAndy Fleming uint tdrp; /* Transmit Drop Frame */ 259dd3d1f56SAndy Fleming uint tjbr; /* Transmit Jabber Frame */ 260dd3d1f56SAndy Fleming uint tfcs; /* Transmit FCS Error */ 261dd3d1f56SAndy Fleming uint txcf; /* Transmit Control Frame */ 262dd3d1f56SAndy Fleming uint tovr; /* Transmit Oversize Frame */ 263dd3d1f56SAndy Fleming uint tund; /* Transmit Undersize Frame */ 264dd3d1f56SAndy Fleming uint tfrg; /* Transmit Fragments Frame */ 265dd3d1f56SAndy Fleming /* General Registers */ 266dd3d1f56SAndy Fleming uint car1; /* Carry Register One */ 267dd3d1f56SAndy Fleming uint car2; /* Carry Register Two */ 268dd3d1f56SAndy Fleming uint cam1; /* Carry Register One Mask */ 269dd3d1f56SAndy Fleming uint cam2; /* Carry Register Two Mask */ 270dd3d1f56SAndy Fleming } rmon_mib_t; 271dd3d1f56SAndy Fleming 272dd3d1f56SAndy Fleming typedef struct tsec_hash_regs 273dd3d1f56SAndy Fleming { 274dd3d1f56SAndy Fleming uint iaddr0; /* Individual Address Register 0 */ 275dd3d1f56SAndy Fleming uint iaddr1; /* Individual Address Register 1 */ 276dd3d1f56SAndy Fleming uint iaddr2; /* Individual Address Register 2 */ 277dd3d1f56SAndy Fleming uint iaddr3; /* Individual Address Register 3 */ 278dd3d1f56SAndy Fleming uint iaddr4; /* Individual Address Register 4 */ 279dd3d1f56SAndy Fleming uint iaddr5; /* Individual Address Register 5 */ 280dd3d1f56SAndy Fleming uint iaddr6; /* Individual Address Register 6 */ 281dd3d1f56SAndy Fleming uint iaddr7; /* Individual Address Register 7 */ 282dd3d1f56SAndy Fleming uint res1[24]; 283dd3d1f56SAndy Fleming uint gaddr0; /* Group Address Register 0 */ 284dd3d1f56SAndy Fleming uint gaddr1; /* Group Address Register 1 */ 285dd3d1f56SAndy Fleming uint gaddr2; /* Group Address Register 2 */ 286dd3d1f56SAndy Fleming uint gaddr3; /* Group Address Register 3 */ 287dd3d1f56SAndy Fleming uint gaddr4; /* Group Address Register 4 */ 288dd3d1f56SAndy Fleming uint gaddr5; /* Group Address Register 5 */ 289dd3d1f56SAndy Fleming uint gaddr6; /* Group Address Register 6 */ 290dd3d1f56SAndy Fleming uint gaddr7; /* Group Address Register 7 */ 291dd3d1f56SAndy Fleming uint res2[24]; 292dd3d1f56SAndy Fleming } tsec_hash_t; 293dd3d1f56SAndy Fleming 294aec84bf6SClaudiu Manoil struct tsec { 295dd3d1f56SAndy Fleming /* General Control and Status Registers (0x2_n000) */ 296dd3d1f56SAndy Fleming uint res000[4]; 297dd3d1f56SAndy Fleming 298dd3d1f56SAndy Fleming uint ievent; /* Interrupt Event */ 299dd3d1f56SAndy Fleming uint imask; /* Interrupt Mask */ 300dd3d1f56SAndy Fleming uint edis; /* Error Disabled */ 301dd3d1f56SAndy Fleming uint res01c; 302dd3d1f56SAndy Fleming uint ecntrl; /* Ethernet Control */ 303dd3d1f56SAndy Fleming uint minflr; /* Minimum Frame Length */ 304dd3d1f56SAndy Fleming uint ptv; /* Pause Time Value */ 305dd3d1f56SAndy Fleming uint dmactrl; /* DMA Control */ 306dd3d1f56SAndy Fleming uint tbipa; /* TBI PHY Address */ 307dd3d1f56SAndy Fleming 308dd3d1f56SAndy Fleming uint res034[3]; 309dd3d1f56SAndy Fleming uint res040[48]; 310dd3d1f56SAndy Fleming 311dd3d1f56SAndy Fleming /* Transmit Control and Status Registers (0x2_n100) */ 312dd3d1f56SAndy Fleming uint tctrl; /* Transmit Control */ 313dd3d1f56SAndy Fleming uint tstat; /* Transmit Status */ 314dd3d1f56SAndy Fleming uint res108; 315dd3d1f56SAndy Fleming uint tbdlen; /* Tx BD Data Length */ 316dd3d1f56SAndy Fleming uint res110[5]; 317dd3d1f56SAndy Fleming uint ctbptr; /* Current TxBD Pointer */ 318dd3d1f56SAndy Fleming uint res128[23]; 319dd3d1f56SAndy Fleming uint tbptr; /* TxBD Pointer */ 320dd3d1f56SAndy Fleming uint res188[30]; 321dd3d1f56SAndy Fleming /* (0x2_n200) */ 322dd3d1f56SAndy Fleming uint res200; 323dd3d1f56SAndy Fleming uint tbase; /* TxBD Base Address */ 324dd3d1f56SAndy Fleming uint res208[42]; 325dd3d1f56SAndy Fleming uint ostbd; /* Out of Sequence TxBD */ 326dd3d1f56SAndy Fleming uint ostbdp; /* Out of Sequence Tx Data Buffer Pointer */ 327dd3d1f56SAndy Fleming uint res2b8[18]; 328dd3d1f56SAndy Fleming 329dd3d1f56SAndy Fleming /* Receive Control and Status Registers (0x2_n300) */ 330dd3d1f56SAndy Fleming uint rctrl; /* Receive Control */ 331dd3d1f56SAndy Fleming uint rstat; /* Receive Status */ 332dd3d1f56SAndy Fleming uint res308; 333dd3d1f56SAndy Fleming uint rbdlen; /* RxBD Data Length */ 334dd3d1f56SAndy Fleming uint res310[4]; 335dd3d1f56SAndy Fleming uint res320; 336dd3d1f56SAndy Fleming uint crbptr; /* Current Receive Buffer Pointer */ 337dd3d1f56SAndy Fleming uint res328[6]; 338dd3d1f56SAndy Fleming uint mrblr; /* Maximum Receive Buffer Length */ 339dd3d1f56SAndy Fleming uint res344[16]; 340dd3d1f56SAndy Fleming uint rbptr; /* RxBD Pointer */ 341dd3d1f56SAndy Fleming uint res388[30]; 342dd3d1f56SAndy Fleming /* (0x2_n400) */ 343dd3d1f56SAndy Fleming uint res400; 344dd3d1f56SAndy Fleming uint rbase; /* RxBD Base Address */ 345dd3d1f56SAndy Fleming uint res408[62]; 346dd3d1f56SAndy Fleming 347dd3d1f56SAndy Fleming /* MAC Registers (0x2_n500) */ 348dd3d1f56SAndy Fleming uint maccfg1; /* MAC Configuration #1 */ 349dd3d1f56SAndy Fleming uint maccfg2; /* MAC Configuration #2 */ 350dd3d1f56SAndy Fleming uint ipgifg; /* Inter Packet Gap/Inter Frame Gap */ 351dd3d1f56SAndy Fleming uint hafdup; /* Half-duplex */ 352dd3d1f56SAndy Fleming uint maxfrm; /* Maximum Frame */ 353dd3d1f56SAndy Fleming uint res514; 354dd3d1f56SAndy Fleming uint res518; 355dd3d1f56SAndy Fleming 356dd3d1f56SAndy Fleming uint res51c; 357dd3d1f56SAndy Fleming 358b9e186fcSSandeep Gopalpet uint resmdio[6]; 359dd3d1f56SAndy Fleming 360dd3d1f56SAndy Fleming uint res538; 361dd3d1f56SAndy Fleming 362dd3d1f56SAndy Fleming uint ifstat; /* Interface Status */ 363dd3d1f56SAndy Fleming uint macstnaddr1; /* Station Address, part 1 */ 364dd3d1f56SAndy Fleming uint macstnaddr2; /* Station Address, part 2 */ 365dd3d1f56SAndy Fleming uint res548[46]; 366dd3d1f56SAndy Fleming 367dd3d1f56SAndy Fleming /* (0x2_n600) */ 368dd3d1f56SAndy Fleming uint res600[32]; 369dd3d1f56SAndy Fleming 370dd3d1f56SAndy Fleming /* RMON MIB Registers (0x2_n680-0x2_n73c) */ 371dd3d1f56SAndy Fleming rmon_mib_t rmon; 372dd3d1f56SAndy Fleming uint res740[48]; 373dd3d1f56SAndy Fleming 374dd3d1f56SAndy Fleming /* Hash Function Registers (0x2_n800) */ 375dd3d1f56SAndy Fleming tsec_hash_t hash; 376dd3d1f56SAndy Fleming 377dd3d1f56SAndy Fleming uint res900[128]; 378dd3d1f56SAndy Fleming 379dd3d1f56SAndy Fleming /* Pattern Registers (0x2_nb00) */ 380dd3d1f56SAndy Fleming uint resb00[62]; 381dd3d1f56SAndy Fleming uint attr; /* Default Attribute Register */ 382dd3d1f56SAndy Fleming uint attreli; /* Default Attribute Extract Length and Index */ 383dd3d1f56SAndy Fleming 384dd3d1f56SAndy Fleming /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */ 385dd3d1f56SAndy Fleming uint resc00[256]; 386aec84bf6SClaudiu Manoil }; 387dd3d1f56SAndy Fleming 388063c1263SAndy Fleming #define TSEC_GIGABIT (1 << 0) 389dd3d1f56SAndy Fleming 390063c1263SAndy Fleming /* These flags currently only have meaning if we're using the eTSEC */ 3915f6b1442SPeter Tyser #define TSEC_REDUCED (1 << 1) /* MAC-PHY interface uses RGMII */ 3925f6b1442SPeter Tyser #define TSEC_SGMII (1 << 2) /* MAC-PHY interface uses SGMII */ 3932abe361cSAndy Fleming 394dd3d1f56SAndy Fleming struct tsec_private { 395aec84bf6SClaudiu Manoil struct tsec __iomem *regs; 396aec84bf6SClaudiu Manoil struct tsec_mii_mng __iomem *phyregs_sgmii; 397063c1263SAndy Fleming struct phy_device *phydev; 398063c1263SAndy Fleming phy_interface_t interface; 399063c1263SAndy Fleming struct mii_dev *bus; 400dd3d1f56SAndy Fleming uint phyaddr; 401063c1263SAndy Fleming char mii_devname[16]; 402dd3d1f56SAndy Fleming u32 flags; 403dd3d1f56SAndy Fleming }; 404dd3d1f56SAndy Fleming 405dd3d1f56SAndy Fleming struct tsec_info_struct { 406aec84bf6SClaudiu Manoil struct tsec __iomem *regs; 407aec84bf6SClaudiu Manoil struct tsec_mii_mng __iomem *miiregs_sgmii; 40875b9d4aeSAndy Fleming char *devname; 409063c1263SAndy Fleming char *mii_devname; 410063c1263SAndy Fleming phy_interface_t interface; 411dd3d1f56SAndy Fleming unsigned int phyaddr; 412dd3d1f56SAndy Fleming u32 flags; 413dd3d1f56SAndy Fleming }; 414dd3d1f56SAndy Fleming 41575b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis); 41675b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsec_info, int num); 41775b9d4aeSAndy Fleming 418dd3d1f56SAndy Fleming #endif /* __TSEC_H */ 419