1dd3d1f56SAndy Fleming /* 2dd3d1f56SAndy Fleming * tsec.h 3dd3d1f56SAndy Fleming * 4dd3d1f56SAndy Fleming * Driver for the Motorola Triple Speed Ethernet Controller 5dd3d1f56SAndy Fleming * 6dd3d1f56SAndy Fleming * This software may be used and distributed according to the 7dd3d1f56SAndy Fleming * terms of the GNU Public License, Version 2, incorporated 8dd3d1f56SAndy Fleming * herein by reference. 9dd3d1f56SAndy Fleming * 10aec84bf6SClaudiu Manoil * Copyright 2004, 2007, 2009, 2011, 2013 Freescale Semiconductor, Inc. 11dd3d1f56SAndy Fleming * (C) Copyright 2003, Motorola, Inc. 12dd3d1f56SAndy Fleming * maintained by Xianghua Xiao (x.xiao@motorola.com) 13dd3d1f56SAndy Fleming * author Andy Fleming 14dd3d1f56SAndy Fleming * 15dd3d1f56SAndy Fleming */ 16dd3d1f56SAndy Fleming 17dd3d1f56SAndy Fleming #ifndef __TSEC_H 18dd3d1f56SAndy Fleming #define __TSEC_H 19dd3d1f56SAndy Fleming 20dd3d1f56SAndy Fleming #include <net.h> 21dd3d1f56SAndy Fleming #include <config.h> 22063c1263SAndy Fleming #include <phy.h> 23063c1263SAndy Fleming #include <asm/fsl_enet.h> 24dd3d1f56SAndy Fleming 25dd3d1f56SAndy Fleming #define TSEC_SIZE 0x01000 26b9e186fcSSandeep Gopalpet #define TSEC_MDIO_OFFSET 0x01000 27dd3d1f56SAndy Fleming 2840ac3d46SAndy Fleming #define CONFIG_SYS_MDIO_BASE_ADDR (MDIO_BASE_ADDR + 0x520) 29063c1263SAndy Fleming 30aec84bf6SClaudiu Manoil #define TSEC_GET_REGS(num, offset) \ 31aec84bf6SClaudiu Manoil (struct tsec __iomem *)\ 32aec84bf6SClaudiu Manoil (TSEC_BASE_ADDR + (((num) - 1) * (offset))) 33aec84bf6SClaudiu Manoil 34aec84bf6SClaudiu Manoil #define TSEC_GET_REGS_BASE(num) \ 35aec84bf6SClaudiu Manoil TSEC_GET_REGS((num), TSEC_SIZE) 36aec84bf6SClaudiu Manoil 37aec84bf6SClaudiu Manoil #define TSEC_GET_MDIO_REGS(num, offset) \ 38aec84bf6SClaudiu Manoil (struct tsec_mii_mng __iomem *)\ 39aec84bf6SClaudiu Manoil (CONFIG_SYS_MDIO_BASE_ADDR + ((num) - 1) * (offset)) 40aec84bf6SClaudiu Manoil 41aec84bf6SClaudiu Manoil #define TSEC_GET_MDIO_REGS_BASE(num) \ 42aec84bf6SClaudiu Manoil TSEC_GET_MDIO_REGS((num), TSEC_MDIO_OFFSET) 43aec84bf6SClaudiu Manoil 44063c1263SAndy Fleming #define DEFAULT_MII_NAME "FSL_MDIO" 45063c1263SAndy Fleming 4675b9d4aeSAndy Fleming #define STD_TSEC_INFO(num) \ 4775b9d4aeSAndy Fleming { \ 48aec84bf6SClaudiu Manoil .regs = TSEC_GET_REGS_BASE(num), \ 49aec84bf6SClaudiu Manoil .miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num), \ 5075b9d4aeSAndy Fleming .devname = CONFIG_TSEC##num##_NAME, \ 5175b9d4aeSAndy Fleming .phyaddr = TSEC##num##_PHY_ADDR, \ 52063c1263SAndy Fleming .flags = TSEC##num##_FLAGS, \ 53063c1263SAndy Fleming .mii_devname = DEFAULT_MII_NAME \ 5475b9d4aeSAndy Fleming } 5575b9d4aeSAndy Fleming 5675b9d4aeSAndy Fleming #define SET_STD_TSEC_INFO(x, num) \ 5775b9d4aeSAndy Fleming { \ 58aec84bf6SClaudiu Manoil x.regs = TSEC_GET_REGS_BASE(num); \ 59aec84bf6SClaudiu Manoil x.miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num); \ 6075b9d4aeSAndy Fleming x.devname = CONFIG_TSEC##num##_NAME; \ 6175b9d4aeSAndy Fleming x.phyaddr = TSEC##num##_PHY_ADDR; \ 6275b9d4aeSAndy Fleming x.flags = TSEC##num##_FLAGS;\ 63063c1263SAndy Fleming x.mii_devname = DEFAULT_MII_NAME;\ 6475b9d4aeSAndy Fleming } 6575b9d4aeSAndy Fleming 66dd3d1f56SAndy Fleming #define MAC_ADDR_LEN 6 67dd3d1f56SAndy Fleming 68dd3d1f56SAndy Fleming /* #define TSEC_TIMEOUT 1000000 */ 69dd3d1f56SAndy Fleming #define TSEC_TIMEOUT 1000 70dd3d1f56SAndy Fleming #define TOUT_LOOP 1000000 71dd3d1f56SAndy Fleming 722abe361cSAndy Fleming /* TBI register addresses */ 732abe361cSAndy Fleming #define TBI_CR 0x00 742abe361cSAndy Fleming #define TBI_SR 0x01 752abe361cSAndy Fleming #define TBI_ANA 0x04 762abe361cSAndy Fleming #define TBI_ANLPBPA 0x05 772abe361cSAndy Fleming #define TBI_ANEX 0x06 782abe361cSAndy Fleming #define TBI_TBICON 0x11 792abe361cSAndy Fleming 802abe361cSAndy Fleming /* TBI MDIO register bit fields*/ 812abe361cSAndy Fleming #define TBICON_CLK_SELECT 0x0020 822abe361cSAndy Fleming #define TBIANA_ASYMMETRIC_PAUSE 0x0100 832abe361cSAndy Fleming #define TBIANA_SYMMETRIC_PAUSE 0x0080 842abe361cSAndy Fleming #define TBIANA_HALF_DUPLEX 0x0040 852abe361cSAndy Fleming #define TBIANA_FULL_DUPLEX 0x0020 862abe361cSAndy Fleming #define TBICR_PHY_RESET 0x8000 872abe361cSAndy Fleming #define TBICR_ANEG_ENABLE 0x1000 882abe361cSAndy Fleming #define TBICR_RESTART_ANEG 0x0200 892abe361cSAndy Fleming #define TBICR_FULL_DUPLEX 0x0100 902abe361cSAndy Fleming #define TBICR_SPEED1_SET 0x0040 912abe361cSAndy Fleming 922abe361cSAndy Fleming 93dd3d1f56SAndy Fleming /* MAC register bits */ 94dd3d1f56SAndy Fleming #define MACCFG1_SOFT_RESET 0x80000000 95dd3d1f56SAndy Fleming #define MACCFG1_RESET_RX_MC 0x00080000 96dd3d1f56SAndy Fleming #define MACCFG1_RESET_TX_MC 0x00040000 97dd3d1f56SAndy Fleming #define MACCFG1_RESET_RX_FUN 0x00020000 98dd3d1f56SAndy Fleming #define MACCFG1_RESET_TX_FUN 0x00010000 99dd3d1f56SAndy Fleming #define MACCFG1_LOOPBACK 0x00000100 100dd3d1f56SAndy Fleming #define MACCFG1_RX_FLOW 0x00000020 101dd3d1f56SAndy Fleming #define MACCFG1_TX_FLOW 0x00000010 102dd3d1f56SAndy Fleming #define MACCFG1_SYNCD_RX_EN 0x00000008 103dd3d1f56SAndy Fleming #define MACCFG1_RX_EN 0x00000004 104dd3d1f56SAndy Fleming #define MACCFG1_SYNCD_TX_EN 0x00000002 105dd3d1f56SAndy Fleming #define MACCFG1_TX_EN 0x00000001 106dd3d1f56SAndy Fleming 107dd3d1f56SAndy Fleming #define MACCFG2_INIT_SETTINGS 0x00007205 108dd3d1f56SAndy Fleming #define MACCFG2_FULL_DUPLEX 0x00000001 109dd3d1f56SAndy Fleming #define MACCFG2_IF 0x00000300 110dd3d1f56SAndy Fleming #define MACCFG2_GMII 0x00000200 111dd3d1f56SAndy Fleming #define MACCFG2_MII 0x00000100 112dd3d1f56SAndy Fleming 113dd3d1f56SAndy Fleming #define ECNTRL_INIT_SETTINGS 0x00001000 114dd3d1f56SAndy Fleming #define ECNTRL_TBI_MODE 0x00000020 115063c1263SAndy Fleming #define ECNTRL_REDUCED_MODE 0x00000010 116dd3d1f56SAndy Fleming #define ECNTRL_R100 0x00000008 117063c1263SAndy Fleming #define ECNTRL_REDUCED_MII_MODE 0x00000004 118dd3d1f56SAndy Fleming #define ECNTRL_SGMII_MODE 0x00000002 119dd3d1f56SAndy Fleming 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_TBIPA_VALUE 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TBIPA_VALUE 0x1f 122dd3d1f56SAndy Fleming #endif 123dd3d1f56SAndy Fleming 124dd3d1f56SAndy Fleming #define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN 125dd3d1f56SAndy Fleming 126dd3d1f56SAndy Fleming #define MINFLR_INIT_SETTINGS 0x00000040 127dd3d1f56SAndy Fleming 128dd3d1f56SAndy Fleming #define DMACTRL_INIT_SETTINGS 0x000000c3 129dd3d1f56SAndy Fleming #define DMACTRL_GRS 0x00000010 130dd3d1f56SAndy Fleming #define DMACTRL_GTS 0x00000008 131dd3d1f56SAndy Fleming 132dd3d1f56SAndy Fleming #define TSTAT_CLEAR_THALT 0x80000000 133dd3d1f56SAndy Fleming #define RSTAT_CLEAR_RHALT 0x00800000 134dd3d1f56SAndy Fleming 135dd3d1f56SAndy Fleming 136dd3d1f56SAndy Fleming #define IEVENT_INIT_CLEAR 0xffffffff 137dd3d1f56SAndy Fleming #define IEVENT_BABR 0x80000000 138dd3d1f56SAndy Fleming #define IEVENT_RXC 0x40000000 139dd3d1f56SAndy Fleming #define IEVENT_BSY 0x20000000 140dd3d1f56SAndy Fleming #define IEVENT_EBERR 0x10000000 141dd3d1f56SAndy Fleming #define IEVENT_MSRO 0x04000000 142dd3d1f56SAndy Fleming #define IEVENT_GTSC 0x02000000 143dd3d1f56SAndy Fleming #define IEVENT_BABT 0x01000000 144dd3d1f56SAndy Fleming #define IEVENT_TXC 0x00800000 145dd3d1f56SAndy Fleming #define IEVENT_TXE 0x00400000 146dd3d1f56SAndy Fleming #define IEVENT_TXB 0x00200000 147dd3d1f56SAndy Fleming #define IEVENT_TXF 0x00100000 148dd3d1f56SAndy Fleming #define IEVENT_IE 0x00080000 149dd3d1f56SAndy Fleming #define IEVENT_LC 0x00040000 150dd3d1f56SAndy Fleming #define IEVENT_CRL 0x00020000 151dd3d1f56SAndy Fleming #define IEVENT_XFUN 0x00010000 152dd3d1f56SAndy Fleming #define IEVENT_RXB0 0x00008000 153dd3d1f56SAndy Fleming #define IEVENT_GRSC 0x00000100 154dd3d1f56SAndy Fleming #define IEVENT_RXF0 0x00000080 155dd3d1f56SAndy Fleming 156dd3d1f56SAndy Fleming #define IMASK_INIT_CLEAR 0x00000000 157dd3d1f56SAndy Fleming #define IMASK_TXEEN 0x00400000 158dd3d1f56SAndy Fleming #define IMASK_TXBEN 0x00200000 159dd3d1f56SAndy Fleming #define IMASK_TXFEN 0x00100000 160dd3d1f56SAndy Fleming #define IMASK_RXFEN0 0x00000080 161dd3d1f56SAndy Fleming 162dd3d1f56SAndy Fleming 163dd3d1f56SAndy Fleming /* Default Attribute fields */ 164dd3d1f56SAndy Fleming #define ATTR_INIT_SETTINGS 0x000000c0 165dd3d1f56SAndy Fleming #define ATTRELI_INIT_SETTINGS 0x00000000 166dd3d1f56SAndy Fleming 167dd3d1f56SAndy Fleming 168dd3d1f56SAndy Fleming /* TxBD status field bits */ 169dd3d1f56SAndy Fleming #define TXBD_READY 0x8000 170dd3d1f56SAndy Fleming #define TXBD_PADCRC 0x4000 171dd3d1f56SAndy Fleming #define TXBD_WRAP 0x2000 172dd3d1f56SAndy Fleming #define TXBD_INTERRUPT 0x1000 173dd3d1f56SAndy Fleming #define TXBD_LAST 0x0800 174dd3d1f56SAndy Fleming #define TXBD_CRC 0x0400 175dd3d1f56SAndy Fleming #define TXBD_DEF 0x0200 176dd3d1f56SAndy Fleming #define TXBD_HUGEFRAME 0x0080 177dd3d1f56SAndy Fleming #define TXBD_LATECOLLISION 0x0080 178dd3d1f56SAndy Fleming #define TXBD_RETRYLIMIT 0x0040 179dd3d1f56SAndy Fleming #define TXBD_RETRYCOUNTMASK 0x003c 180dd3d1f56SAndy Fleming #define TXBD_UNDERRUN 0x0002 181dd3d1f56SAndy Fleming #define TXBD_STATS 0x03ff 182dd3d1f56SAndy Fleming 183dd3d1f56SAndy Fleming /* RxBD status field bits */ 184dd3d1f56SAndy Fleming #define RXBD_EMPTY 0x8000 185dd3d1f56SAndy Fleming #define RXBD_RO1 0x4000 186dd3d1f56SAndy Fleming #define RXBD_WRAP 0x2000 187dd3d1f56SAndy Fleming #define RXBD_INTERRUPT 0x1000 188dd3d1f56SAndy Fleming #define RXBD_LAST 0x0800 189dd3d1f56SAndy Fleming #define RXBD_FIRST 0x0400 190dd3d1f56SAndy Fleming #define RXBD_MISS 0x0100 191dd3d1f56SAndy Fleming #define RXBD_BROADCAST 0x0080 192dd3d1f56SAndy Fleming #define RXBD_MULTICAST 0x0040 193dd3d1f56SAndy Fleming #define RXBD_LARGE 0x0020 194dd3d1f56SAndy Fleming #define RXBD_NONOCTET 0x0010 195dd3d1f56SAndy Fleming #define RXBD_SHORT 0x0008 196dd3d1f56SAndy Fleming #define RXBD_CRCERR 0x0004 197dd3d1f56SAndy Fleming #define RXBD_OVERRUN 0x0002 198dd3d1f56SAndy Fleming #define RXBD_TRUNCATED 0x0001 199dd3d1f56SAndy Fleming #define RXBD_STATS 0x003f 200dd3d1f56SAndy Fleming 2019c9141fdSClaudiu Manoil struct txbd8 { 2029c9141fdSClaudiu Manoil uint16_t status; /* Status Fields */ 2039c9141fdSClaudiu Manoil uint16_t length; /* Buffer length */ 2049c9141fdSClaudiu Manoil uint32_t bufptr; /* Buffer Pointer */ 2059c9141fdSClaudiu Manoil }; 206dd3d1f56SAndy Fleming 2079c9141fdSClaudiu Manoil struct rxbd8 { 2089c9141fdSClaudiu Manoil uint16_t status; /* Status Fields */ 2099c9141fdSClaudiu Manoil uint16_t length; /* Buffer Length */ 2109c9141fdSClaudiu Manoil uint32_t bufptr; /* Buffer Pointer */ 2119c9141fdSClaudiu Manoil }; 212dd3d1f56SAndy Fleming 213*82ef75caSClaudiu Manoil struct tsec_rmon_mib { 214dd3d1f56SAndy Fleming /* Transmit and Receive Counters */ 215*82ef75caSClaudiu Manoil u32 tr64; /* Tx/Rx 64-byte Frame Counter */ 216*82ef75caSClaudiu Manoil u32 tr127; /* Tx/Rx 65-127 byte Frame Counter */ 217*82ef75caSClaudiu Manoil u32 tr255; /* Tx/Rx 128-255 byte Frame Counter */ 218*82ef75caSClaudiu Manoil u32 tr511; /* Tx/Rx 256-511 byte Frame Counter */ 219*82ef75caSClaudiu Manoil u32 tr1k; /* Tx/Rx 512-1023 byte Frame Counter */ 220*82ef75caSClaudiu Manoil u32 trmax; /* Tx/Rx 1024-1518 byte Frame Counter */ 221*82ef75caSClaudiu Manoil u32 trmgv; /* Tx/Rx 1519-1522 byte Good VLAN Frame */ 222dd3d1f56SAndy Fleming /* Receive Counters */ 223*82ef75caSClaudiu Manoil u32 rbyt; /* Receive Byte Counter */ 224*82ef75caSClaudiu Manoil u32 rpkt; /* Receive Packet Counter */ 225*82ef75caSClaudiu Manoil u32 rfcs; /* Receive FCS Error Counter */ 226*82ef75caSClaudiu Manoil u32 rmca; /* Receive Multicast Packet (Counter) */ 227*82ef75caSClaudiu Manoil u32 rbca; /* Receive Broadcast Packet */ 228*82ef75caSClaudiu Manoil u32 rxcf; /* Receive Control Frame Packet */ 229*82ef75caSClaudiu Manoil u32 rxpf; /* Receive Pause Frame Packet */ 230*82ef75caSClaudiu Manoil u32 rxuo; /* Receive Unknown OP Code */ 231*82ef75caSClaudiu Manoil u32 raln; /* Receive Alignment Error */ 232*82ef75caSClaudiu Manoil u32 rflr; /* Receive Frame Length Error */ 233*82ef75caSClaudiu Manoil u32 rcde; /* Receive Code Error */ 234*82ef75caSClaudiu Manoil u32 rcse; /* Receive Carrier Sense Error */ 235*82ef75caSClaudiu Manoil u32 rund; /* Receive Undersize Packet */ 236*82ef75caSClaudiu Manoil u32 rovr; /* Receive Oversize Packet */ 237*82ef75caSClaudiu Manoil u32 rfrg; /* Receive Fragments */ 238*82ef75caSClaudiu Manoil u32 rjbr; /* Receive Jabber */ 239*82ef75caSClaudiu Manoil u32 rdrp; /* Receive Drop */ 240dd3d1f56SAndy Fleming /* Transmit Counters */ 241*82ef75caSClaudiu Manoil u32 tbyt; /* Transmit Byte Counter */ 242*82ef75caSClaudiu Manoil u32 tpkt; /* Transmit Packet */ 243*82ef75caSClaudiu Manoil u32 tmca; /* Transmit Multicast Packet */ 244*82ef75caSClaudiu Manoil u32 tbca; /* Transmit Broadcast Packet */ 245*82ef75caSClaudiu Manoil u32 txpf; /* Transmit Pause Control Frame */ 246*82ef75caSClaudiu Manoil u32 tdfr; /* Transmit Deferral Packet */ 247*82ef75caSClaudiu Manoil u32 tedf; /* Transmit Excessive Deferral Packet */ 248*82ef75caSClaudiu Manoil u32 tscl; /* Transmit Single Collision Packet */ 249dd3d1f56SAndy Fleming /* (0x2_n700) */ 250*82ef75caSClaudiu Manoil u32 tmcl; /* Transmit Multiple Collision Packet */ 251*82ef75caSClaudiu Manoil u32 tlcl; /* Transmit Late Collision Packet */ 252*82ef75caSClaudiu Manoil u32 txcl; /* Transmit Excessive Collision Packet */ 253*82ef75caSClaudiu Manoil u32 tncl; /* Transmit Total Collision */ 254dd3d1f56SAndy Fleming 255*82ef75caSClaudiu Manoil u32 res2; 256dd3d1f56SAndy Fleming 257*82ef75caSClaudiu Manoil u32 tdrp; /* Transmit Drop Frame */ 258*82ef75caSClaudiu Manoil u32 tjbr; /* Transmit Jabber Frame */ 259*82ef75caSClaudiu Manoil u32 tfcs; /* Transmit FCS Error */ 260*82ef75caSClaudiu Manoil u32 txcf; /* Transmit Control Frame */ 261*82ef75caSClaudiu Manoil u32 tovr; /* Transmit Oversize Frame */ 262*82ef75caSClaudiu Manoil u32 tund; /* Transmit Undersize Frame */ 263*82ef75caSClaudiu Manoil u32 tfrg; /* Transmit Fragments Frame */ 264dd3d1f56SAndy Fleming /* General Registers */ 265*82ef75caSClaudiu Manoil u32 car1; /* Carry Register One */ 266*82ef75caSClaudiu Manoil u32 car2; /* Carry Register Two */ 267*82ef75caSClaudiu Manoil u32 cam1; /* Carry Register One Mask */ 268*82ef75caSClaudiu Manoil u32 cam2; /* Carry Register Two Mask */ 269*82ef75caSClaudiu Manoil }; 270dd3d1f56SAndy Fleming 271*82ef75caSClaudiu Manoil struct tsec_hash_regs { 272*82ef75caSClaudiu Manoil u32 iaddr0; /* Individual Address Register 0 */ 273*82ef75caSClaudiu Manoil u32 iaddr1; /* Individual Address Register 1 */ 274*82ef75caSClaudiu Manoil u32 iaddr2; /* Individual Address Register 2 */ 275*82ef75caSClaudiu Manoil u32 iaddr3; /* Individual Address Register 3 */ 276*82ef75caSClaudiu Manoil u32 iaddr4; /* Individual Address Register 4 */ 277*82ef75caSClaudiu Manoil u32 iaddr5; /* Individual Address Register 5 */ 278*82ef75caSClaudiu Manoil u32 iaddr6; /* Individual Address Register 6 */ 279*82ef75caSClaudiu Manoil u32 iaddr7; /* Individual Address Register 7 */ 280*82ef75caSClaudiu Manoil u32 res1[24]; 281*82ef75caSClaudiu Manoil u32 gaddr0; /* Group Address Register 0 */ 282*82ef75caSClaudiu Manoil u32 gaddr1; /* Group Address Register 1 */ 283*82ef75caSClaudiu Manoil u32 gaddr2; /* Group Address Register 2 */ 284*82ef75caSClaudiu Manoil u32 gaddr3; /* Group Address Register 3 */ 285*82ef75caSClaudiu Manoil u32 gaddr4; /* Group Address Register 4 */ 286*82ef75caSClaudiu Manoil u32 gaddr5; /* Group Address Register 5 */ 287*82ef75caSClaudiu Manoil u32 gaddr6; /* Group Address Register 6 */ 288*82ef75caSClaudiu Manoil u32 gaddr7; /* Group Address Register 7 */ 289*82ef75caSClaudiu Manoil u32 res2[24]; 290*82ef75caSClaudiu Manoil }; 291dd3d1f56SAndy Fleming 292aec84bf6SClaudiu Manoil struct tsec { 293dd3d1f56SAndy Fleming /* General Control and Status Registers (0x2_n000) */ 294*82ef75caSClaudiu Manoil u32 res000[4]; 295dd3d1f56SAndy Fleming 296*82ef75caSClaudiu Manoil u32 ievent; /* Interrupt Event */ 297*82ef75caSClaudiu Manoil u32 imask; /* Interrupt Mask */ 298*82ef75caSClaudiu Manoil u32 edis; /* Error Disabled */ 299*82ef75caSClaudiu Manoil u32 res01c; 300*82ef75caSClaudiu Manoil u32 ecntrl; /* Ethernet Control */ 301*82ef75caSClaudiu Manoil u32 minflr; /* Minimum Frame Length */ 302*82ef75caSClaudiu Manoil u32 ptv; /* Pause Time Value */ 303*82ef75caSClaudiu Manoil u32 dmactrl; /* DMA Control */ 304*82ef75caSClaudiu Manoil u32 tbipa; /* TBI PHY Address */ 305dd3d1f56SAndy Fleming 306*82ef75caSClaudiu Manoil u32 res034[3]; 307*82ef75caSClaudiu Manoil u32 res040[48]; 308dd3d1f56SAndy Fleming 309dd3d1f56SAndy Fleming /* Transmit Control and Status Registers (0x2_n100) */ 310*82ef75caSClaudiu Manoil u32 tctrl; /* Transmit Control */ 311*82ef75caSClaudiu Manoil u32 tstat; /* Transmit Status */ 312*82ef75caSClaudiu Manoil u32 res108; 313*82ef75caSClaudiu Manoil u32 tbdlen; /* Tx BD Data Length */ 314*82ef75caSClaudiu Manoil u32 res110[5]; 315*82ef75caSClaudiu Manoil u32 ctbptr; /* Current TxBD Pointer */ 316*82ef75caSClaudiu Manoil u32 res128[23]; 317*82ef75caSClaudiu Manoil u32 tbptr; /* TxBD Pointer */ 318*82ef75caSClaudiu Manoil u32 res188[30]; 319dd3d1f56SAndy Fleming /* (0x2_n200) */ 320*82ef75caSClaudiu Manoil u32 res200; 321*82ef75caSClaudiu Manoil u32 tbase; /* TxBD Base Address */ 322*82ef75caSClaudiu Manoil u32 res208[42]; 323*82ef75caSClaudiu Manoil u32 ostbd; /* Out of Sequence TxBD */ 324*82ef75caSClaudiu Manoil u32 ostbdp; /* Out of Sequence Tx Data Buffer Pointer */ 325*82ef75caSClaudiu Manoil u32 res2b8[18]; 326dd3d1f56SAndy Fleming 327dd3d1f56SAndy Fleming /* Receive Control and Status Registers (0x2_n300) */ 328*82ef75caSClaudiu Manoil u32 rctrl; /* Receive Control */ 329*82ef75caSClaudiu Manoil u32 rstat; /* Receive Status */ 330*82ef75caSClaudiu Manoil u32 res308; 331*82ef75caSClaudiu Manoil u32 rbdlen; /* RxBD Data Length */ 332*82ef75caSClaudiu Manoil u32 res310[4]; 333*82ef75caSClaudiu Manoil u32 res320; 334*82ef75caSClaudiu Manoil u32 crbptr; /* Current Receive Buffer Pointer */ 335*82ef75caSClaudiu Manoil u32 res328[6]; 336*82ef75caSClaudiu Manoil u32 mrblr; /* Maximum Receive Buffer Length */ 337*82ef75caSClaudiu Manoil u32 res344[16]; 338*82ef75caSClaudiu Manoil u32 rbptr; /* RxBD Pointer */ 339*82ef75caSClaudiu Manoil u32 res388[30]; 340dd3d1f56SAndy Fleming /* (0x2_n400) */ 341*82ef75caSClaudiu Manoil u32 res400; 342*82ef75caSClaudiu Manoil u32 rbase; /* RxBD Base Address */ 343*82ef75caSClaudiu Manoil u32 res408[62]; 344dd3d1f56SAndy Fleming 345dd3d1f56SAndy Fleming /* MAC Registers (0x2_n500) */ 346*82ef75caSClaudiu Manoil u32 maccfg1; /* MAC Configuration #1 */ 347*82ef75caSClaudiu Manoil u32 maccfg2; /* MAC Configuration #2 */ 348*82ef75caSClaudiu Manoil u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */ 349*82ef75caSClaudiu Manoil u32 hafdup; /* Half-duplex */ 350*82ef75caSClaudiu Manoil u32 maxfrm; /* Maximum Frame */ 351*82ef75caSClaudiu Manoil u32 res514; 352*82ef75caSClaudiu Manoil u32 res518; 353dd3d1f56SAndy Fleming 354*82ef75caSClaudiu Manoil u32 res51c; 355dd3d1f56SAndy Fleming 356*82ef75caSClaudiu Manoil u32 resmdio[6]; 357dd3d1f56SAndy Fleming 358*82ef75caSClaudiu Manoil u32 res538; 359dd3d1f56SAndy Fleming 360*82ef75caSClaudiu Manoil u32 ifstat; /* Interface Status */ 361*82ef75caSClaudiu Manoil u32 macstnaddr1; /* Station Address, part 1 */ 362*82ef75caSClaudiu Manoil u32 macstnaddr2; /* Station Address, part 2 */ 363*82ef75caSClaudiu Manoil u32 res548[46]; 364dd3d1f56SAndy Fleming 365dd3d1f56SAndy Fleming /* (0x2_n600) */ 366*82ef75caSClaudiu Manoil u32 res600[32]; 367dd3d1f56SAndy Fleming 368dd3d1f56SAndy Fleming /* RMON MIB Registers (0x2_n680-0x2_n73c) */ 369*82ef75caSClaudiu Manoil struct tsec_rmon_mib rmon; 370*82ef75caSClaudiu Manoil u32 res740[48]; 371dd3d1f56SAndy Fleming 372dd3d1f56SAndy Fleming /* Hash Function Registers (0x2_n800) */ 373*82ef75caSClaudiu Manoil struct tsec_hash_regs hash; 374dd3d1f56SAndy Fleming 375*82ef75caSClaudiu Manoil u32 res900[128]; 376dd3d1f56SAndy Fleming 377dd3d1f56SAndy Fleming /* Pattern Registers (0x2_nb00) */ 378*82ef75caSClaudiu Manoil u32 resb00[62]; 379*82ef75caSClaudiu Manoil u32 attr; /* Default Attribute Register */ 380*82ef75caSClaudiu Manoil u32 attreli; /* Default Attribute Extract Length and Index */ 381dd3d1f56SAndy Fleming 382dd3d1f56SAndy Fleming /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */ 383*82ef75caSClaudiu Manoil u32 resc00[256]; 384aec84bf6SClaudiu Manoil }; 385dd3d1f56SAndy Fleming 386063c1263SAndy Fleming #define TSEC_GIGABIT (1 << 0) 387dd3d1f56SAndy Fleming 388063c1263SAndy Fleming /* These flags currently only have meaning if we're using the eTSEC */ 3895f6b1442SPeter Tyser #define TSEC_REDUCED (1 << 1) /* MAC-PHY interface uses RGMII */ 3905f6b1442SPeter Tyser #define TSEC_SGMII (1 << 2) /* MAC-PHY interface uses SGMII */ 3912abe361cSAndy Fleming 392dd3d1f56SAndy Fleming struct tsec_private { 393aec84bf6SClaudiu Manoil struct tsec __iomem *regs; 394aec84bf6SClaudiu Manoil struct tsec_mii_mng __iomem *phyregs_sgmii; 395063c1263SAndy Fleming struct phy_device *phydev; 396063c1263SAndy Fleming phy_interface_t interface; 397063c1263SAndy Fleming struct mii_dev *bus; 398dd3d1f56SAndy Fleming uint phyaddr; 399063c1263SAndy Fleming char mii_devname[16]; 400dd3d1f56SAndy Fleming u32 flags; 401dd3d1f56SAndy Fleming }; 402dd3d1f56SAndy Fleming 403dd3d1f56SAndy Fleming struct tsec_info_struct { 404aec84bf6SClaudiu Manoil struct tsec __iomem *regs; 405aec84bf6SClaudiu Manoil struct tsec_mii_mng __iomem *miiregs_sgmii; 40675b9d4aeSAndy Fleming char *devname; 407063c1263SAndy Fleming char *mii_devname; 408063c1263SAndy Fleming phy_interface_t interface; 409dd3d1f56SAndy Fleming unsigned int phyaddr; 410dd3d1f56SAndy Fleming u32 flags; 411dd3d1f56SAndy Fleming }; 412dd3d1f56SAndy Fleming 41375b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis); 41475b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsec_info, int num); 41575b9d4aeSAndy Fleming 416dd3d1f56SAndy Fleming #endif /* __TSEC_H */ 417