1dd3d1f56SAndy Fleming /* 2dd3d1f56SAndy Fleming * tsec.h 3dd3d1f56SAndy Fleming * 4dd3d1f56SAndy Fleming * Driver for the Motorola Triple Speed Ethernet Controller 5dd3d1f56SAndy Fleming * 6dd3d1f56SAndy Fleming * This software may be used and distributed according to the 7dd3d1f56SAndy Fleming * terms of the GNU Public License, Version 2, incorporated 8dd3d1f56SAndy Fleming * herein by reference. 9dd3d1f56SAndy Fleming * 10a32a6be2SMingkai Hu * Copyright 2004, 2007, 2009, 2011 Freescale Semiconductor, Inc. 11dd3d1f56SAndy Fleming * (C) Copyright 2003, Motorola, Inc. 12dd3d1f56SAndy Fleming * maintained by Xianghua Xiao (x.xiao@motorola.com) 13dd3d1f56SAndy Fleming * author Andy Fleming 14dd3d1f56SAndy Fleming * 15dd3d1f56SAndy Fleming */ 16dd3d1f56SAndy Fleming 17dd3d1f56SAndy Fleming #ifndef __TSEC_H 18dd3d1f56SAndy Fleming #define __TSEC_H 19dd3d1f56SAndy Fleming 20dd3d1f56SAndy Fleming #include <net.h> 21dd3d1f56SAndy Fleming #include <config.h> 22063c1263SAndy Fleming #include <phy.h> 23063c1263SAndy Fleming #include <asm/fsl_enet.h> 24dd3d1f56SAndy Fleming 25dd3d1f56SAndy Fleming #define TSEC_SIZE 0x01000 26b9e186fcSSandeep Gopalpet #define TSEC_MDIO_OFFSET 0x01000 27dd3d1f56SAndy Fleming 28*40ac3d46SAndy Fleming #define CONFIG_SYS_MDIO_BASE_ADDR (MDIO_BASE_ADDR + 0x520) 29063c1263SAndy Fleming 30063c1263SAndy Fleming #define DEFAULT_MII_NAME "FSL_MDIO" 31063c1263SAndy Fleming 3275b9d4aeSAndy Fleming #define STD_TSEC_INFO(num) \ 3375b9d4aeSAndy Fleming { \ 3475b9d4aeSAndy Fleming .regs = (tsec_t *)(TSEC_BASE_ADDR + ((num - 1) * TSEC_SIZE)), \ 35063c1263SAndy Fleming .miiregs_sgmii = (struct tsec_mii_mng *)(CONFIG_SYS_MDIO_BASE_ADDR \ 36b9e186fcSSandeep Gopalpet + (num - 1) * TSEC_MDIO_OFFSET), \ 3775b9d4aeSAndy Fleming .devname = CONFIG_TSEC##num##_NAME, \ 3875b9d4aeSAndy Fleming .phyaddr = TSEC##num##_PHY_ADDR, \ 39063c1263SAndy Fleming .flags = TSEC##num##_FLAGS, \ 40063c1263SAndy Fleming .mii_devname = DEFAULT_MII_NAME \ 4175b9d4aeSAndy Fleming } 4275b9d4aeSAndy Fleming 4375b9d4aeSAndy Fleming #define SET_STD_TSEC_INFO(x, num) \ 4475b9d4aeSAndy Fleming { \ 4575b9d4aeSAndy Fleming x.regs = (tsec_t *)(TSEC_BASE_ADDR + ((num - 1) * TSEC_SIZE)); \ 46063c1263SAndy Fleming x.miiregs_sgmii = (struct tsec_mii_mng *)(CONFIG_SYS_MDIO_BASE_ADDR \ 47b9e186fcSSandeep Gopalpet + (num - 1) * TSEC_MDIO_OFFSET); \ 4875b9d4aeSAndy Fleming x.devname = CONFIG_TSEC##num##_NAME; \ 4975b9d4aeSAndy Fleming x.phyaddr = TSEC##num##_PHY_ADDR; \ 5075b9d4aeSAndy Fleming x.flags = TSEC##num##_FLAGS;\ 51063c1263SAndy Fleming x.mii_devname = DEFAULT_MII_NAME;\ 5275b9d4aeSAndy Fleming } 5375b9d4aeSAndy Fleming 54dd3d1f56SAndy Fleming #define MAC_ADDR_LEN 6 55dd3d1f56SAndy Fleming 56dd3d1f56SAndy Fleming /* #define TSEC_TIMEOUT 1000000 */ 57dd3d1f56SAndy Fleming #define TSEC_TIMEOUT 1000 58dd3d1f56SAndy Fleming #define TOUT_LOOP 1000000 59dd3d1f56SAndy Fleming 602abe361cSAndy Fleming /* TBI register addresses */ 612abe361cSAndy Fleming #define TBI_CR 0x00 622abe361cSAndy Fleming #define TBI_SR 0x01 632abe361cSAndy Fleming #define TBI_ANA 0x04 642abe361cSAndy Fleming #define TBI_ANLPBPA 0x05 652abe361cSAndy Fleming #define TBI_ANEX 0x06 662abe361cSAndy Fleming #define TBI_TBICON 0x11 672abe361cSAndy Fleming 682abe361cSAndy Fleming /* TBI MDIO register bit fields*/ 692abe361cSAndy Fleming #define TBICON_CLK_SELECT 0x0020 702abe361cSAndy Fleming #define TBIANA_ASYMMETRIC_PAUSE 0x0100 712abe361cSAndy Fleming #define TBIANA_SYMMETRIC_PAUSE 0x0080 722abe361cSAndy Fleming #define TBIANA_HALF_DUPLEX 0x0040 732abe361cSAndy Fleming #define TBIANA_FULL_DUPLEX 0x0020 742abe361cSAndy Fleming #define TBICR_PHY_RESET 0x8000 752abe361cSAndy Fleming #define TBICR_ANEG_ENABLE 0x1000 762abe361cSAndy Fleming #define TBICR_RESTART_ANEG 0x0200 772abe361cSAndy Fleming #define TBICR_FULL_DUPLEX 0x0100 782abe361cSAndy Fleming #define TBICR_SPEED1_SET 0x0040 792abe361cSAndy Fleming 802abe361cSAndy Fleming 81dd3d1f56SAndy Fleming /* MAC register bits */ 82dd3d1f56SAndy Fleming #define MACCFG1_SOFT_RESET 0x80000000 83dd3d1f56SAndy Fleming #define MACCFG1_RESET_RX_MC 0x00080000 84dd3d1f56SAndy Fleming #define MACCFG1_RESET_TX_MC 0x00040000 85dd3d1f56SAndy Fleming #define MACCFG1_RESET_RX_FUN 0x00020000 86dd3d1f56SAndy Fleming #define MACCFG1_RESET_TX_FUN 0x00010000 87dd3d1f56SAndy Fleming #define MACCFG1_LOOPBACK 0x00000100 88dd3d1f56SAndy Fleming #define MACCFG1_RX_FLOW 0x00000020 89dd3d1f56SAndy Fleming #define MACCFG1_TX_FLOW 0x00000010 90dd3d1f56SAndy Fleming #define MACCFG1_SYNCD_RX_EN 0x00000008 91dd3d1f56SAndy Fleming #define MACCFG1_RX_EN 0x00000004 92dd3d1f56SAndy Fleming #define MACCFG1_SYNCD_TX_EN 0x00000002 93dd3d1f56SAndy Fleming #define MACCFG1_TX_EN 0x00000001 94dd3d1f56SAndy Fleming 95dd3d1f56SAndy Fleming #define MACCFG2_INIT_SETTINGS 0x00007205 96dd3d1f56SAndy Fleming #define MACCFG2_FULL_DUPLEX 0x00000001 97dd3d1f56SAndy Fleming #define MACCFG2_IF 0x00000300 98dd3d1f56SAndy Fleming #define MACCFG2_GMII 0x00000200 99dd3d1f56SAndy Fleming #define MACCFG2_MII 0x00000100 100dd3d1f56SAndy Fleming 101dd3d1f56SAndy Fleming #define ECNTRL_INIT_SETTINGS 0x00001000 102dd3d1f56SAndy Fleming #define ECNTRL_TBI_MODE 0x00000020 103063c1263SAndy Fleming #define ECNTRL_REDUCED_MODE 0x00000010 104dd3d1f56SAndy Fleming #define ECNTRL_R100 0x00000008 105063c1263SAndy Fleming #define ECNTRL_REDUCED_MII_MODE 0x00000004 106dd3d1f56SAndy Fleming #define ECNTRL_SGMII_MODE 0x00000002 107dd3d1f56SAndy Fleming 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_TBIPA_VALUE 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TBIPA_VALUE 0x1f 110dd3d1f56SAndy Fleming #endif 111dd3d1f56SAndy Fleming 112dd3d1f56SAndy Fleming #define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN 113dd3d1f56SAndy Fleming 114dd3d1f56SAndy Fleming #define MINFLR_INIT_SETTINGS 0x00000040 115dd3d1f56SAndy Fleming 116dd3d1f56SAndy Fleming #define DMACTRL_INIT_SETTINGS 0x000000c3 117dd3d1f56SAndy Fleming #define DMACTRL_GRS 0x00000010 118dd3d1f56SAndy Fleming #define DMACTRL_GTS 0x00000008 119dd3d1f56SAndy Fleming 120dd3d1f56SAndy Fleming #define TSTAT_CLEAR_THALT 0x80000000 121dd3d1f56SAndy Fleming #define RSTAT_CLEAR_RHALT 0x00800000 122dd3d1f56SAndy Fleming 123dd3d1f56SAndy Fleming 124dd3d1f56SAndy Fleming #define IEVENT_INIT_CLEAR 0xffffffff 125dd3d1f56SAndy Fleming #define IEVENT_BABR 0x80000000 126dd3d1f56SAndy Fleming #define IEVENT_RXC 0x40000000 127dd3d1f56SAndy Fleming #define IEVENT_BSY 0x20000000 128dd3d1f56SAndy Fleming #define IEVENT_EBERR 0x10000000 129dd3d1f56SAndy Fleming #define IEVENT_MSRO 0x04000000 130dd3d1f56SAndy Fleming #define IEVENT_GTSC 0x02000000 131dd3d1f56SAndy Fleming #define IEVENT_BABT 0x01000000 132dd3d1f56SAndy Fleming #define IEVENT_TXC 0x00800000 133dd3d1f56SAndy Fleming #define IEVENT_TXE 0x00400000 134dd3d1f56SAndy Fleming #define IEVENT_TXB 0x00200000 135dd3d1f56SAndy Fleming #define IEVENT_TXF 0x00100000 136dd3d1f56SAndy Fleming #define IEVENT_IE 0x00080000 137dd3d1f56SAndy Fleming #define IEVENT_LC 0x00040000 138dd3d1f56SAndy Fleming #define IEVENT_CRL 0x00020000 139dd3d1f56SAndy Fleming #define IEVENT_XFUN 0x00010000 140dd3d1f56SAndy Fleming #define IEVENT_RXB0 0x00008000 141dd3d1f56SAndy Fleming #define IEVENT_GRSC 0x00000100 142dd3d1f56SAndy Fleming #define IEVENT_RXF0 0x00000080 143dd3d1f56SAndy Fleming 144dd3d1f56SAndy Fleming #define IMASK_INIT_CLEAR 0x00000000 145dd3d1f56SAndy Fleming #define IMASK_TXEEN 0x00400000 146dd3d1f56SAndy Fleming #define IMASK_TXBEN 0x00200000 147dd3d1f56SAndy Fleming #define IMASK_TXFEN 0x00100000 148dd3d1f56SAndy Fleming #define IMASK_RXFEN0 0x00000080 149dd3d1f56SAndy Fleming 150dd3d1f56SAndy Fleming 151dd3d1f56SAndy Fleming /* Default Attribute fields */ 152dd3d1f56SAndy Fleming #define ATTR_INIT_SETTINGS 0x000000c0 153dd3d1f56SAndy Fleming #define ATTRELI_INIT_SETTINGS 0x00000000 154dd3d1f56SAndy Fleming 155dd3d1f56SAndy Fleming 156dd3d1f56SAndy Fleming /* TxBD status field bits */ 157dd3d1f56SAndy Fleming #define TXBD_READY 0x8000 158dd3d1f56SAndy Fleming #define TXBD_PADCRC 0x4000 159dd3d1f56SAndy Fleming #define TXBD_WRAP 0x2000 160dd3d1f56SAndy Fleming #define TXBD_INTERRUPT 0x1000 161dd3d1f56SAndy Fleming #define TXBD_LAST 0x0800 162dd3d1f56SAndy Fleming #define TXBD_CRC 0x0400 163dd3d1f56SAndy Fleming #define TXBD_DEF 0x0200 164dd3d1f56SAndy Fleming #define TXBD_HUGEFRAME 0x0080 165dd3d1f56SAndy Fleming #define TXBD_LATECOLLISION 0x0080 166dd3d1f56SAndy Fleming #define TXBD_RETRYLIMIT 0x0040 167dd3d1f56SAndy Fleming #define TXBD_RETRYCOUNTMASK 0x003c 168dd3d1f56SAndy Fleming #define TXBD_UNDERRUN 0x0002 169dd3d1f56SAndy Fleming #define TXBD_STATS 0x03ff 170dd3d1f56SAndy Fleming 171dd3d1f56SAndy Fleming /* RxBD status field bits */ 172dd3d1f56SAndy Fleming #define RXBD_EMPTY 0x8000 173dd3d1f56SAndy Fleming #define RXBD_RO1 0x4000 174dd3d1f56SAndy Fleming #define RXBD_WRAP 0x2000 175dd3d1f56SAndy Fleming #define RXBD_INTERRUPT 0x1000 176dd3d1f56SAndy Fleming #define RXBD_LAST 0x0800 177dd3d1f56SAndy Fleming #define RXBD_FIRST 0x0400 178dd3d1f56SAndy Fleming #define RXBD_MISS 0x0100 179dd3d1f56SAndy Fleming #define RXBD_BROADCAST 0x0080 180dd3d1f56SAndy Fleming #define RXBD_MULTICAST 0x0040 181dd3d1f56SAndy Fleming #define RXBD_LARGE 0x0020 182dd3d1f56SAndy Fleming #define RXBD_NONOCTET 0x0010 183dd3d1f56SAndy Fleming #define RXBD_SHORT 0x0008 184dd3d1f56SAndy Fleming #define RXBD_CRCERR 0x0004 185dd3d1f56SAndy Fleming #define RXBD_OVERRUN 0x0002 186dd3d1f56SAndy Fleming #define RXBD_TRUNCATED 0x0001 187dd3d1f56SAndy Fleming #define RXBD_STATS 0x003f 188dd3d1f56SAndy Fleming 189dd3d1f56SAndy Fleming typedef struct txbd8 190dd3d1f56SAndy Fleming { 191dd3d1f56SAndy Fleming ushort status; /* Status Fields */ 192dd3d1f56SAndy Fleming ushort length; /* Buffer length */ 193dd3d1f56SAndy Fleming uint bufPtr; /* Buffer Pointer */ 194dd3d1f56SAndy Fleming } txbd8_t; 195dd3d1f56SAndy Fleming 196dd3d1f56SAndy Fleming typedef struct rxbd8 197dd3d1f56SAndy Fleming { 198dd3d1f56SAndy Fleming ushort status; /* Status Fields */ 199dd3d1f56SAndy Fleming ushort length; /* Buffer Length */ 200dd3d1f56SAndy Fleming uint bufPtr; /* Buffer Pointer */ 201dd3d1f56SAndy Fleming } rxbd8_t; 202dd3d1f56SAndy Fleming 203dd3d1f56SAndy Fleming typedef struct rmon_mib 204dd3d1f56SAndy Fleming { 205dd3d1f56SAndy Fleming /* Transmit and Receive Counters */ 206dd3d1f56SAndy Fleming uint tr64; /* Transmit and Receive 64-byte Frame Counter */ 207dd3d1f56SAndy Fleming uint tr127; /* Transmit and Receive 65-127 byte Frame Counter */ 208dd3d1f56SAndy Fleming uint tr255; /* Transmit and Receive 128-255 byte Frame Counter */ 209dd3d1f56SAndy Fleming uint tr511; /* Transmit and Receive 256-511 byte Frame Counter */ 210dd3d1f56SAndy Fleming uint tr1k; /* Transmit and Receive 512-1023 byte Frame Counter */ 211dd3d1f56SAndy Fleming uint trmax; /* Transmit and Receive 1024-1518 byte Frame Counter */ 212dd3d1f56SAndy Fleming uint trmgv; /* Transmit and Receive 1519-1522 byte Good VLAN Frame */ 213dd3d1f56SAndy Fleming /* Receive Counters */ 214dd3d1f56SAndy Fleming uint rbyt; /* Receive Byte Counter */ 215dd3d1f56SAndy Fleming uint rpkt; /* Receive Packet Counter */ 216dd3d1f56SAndy Fleming uint rfcs; /* Receive FCS Error Counter */ 217dd3d1f56SAndy Fleming uint rmca; /* Receive Multicast Packet (Counter) */ 218dd3d1f56SAndy Fleming uint rbca; /* Receive Broadcast Packet */ 219dd3d1f56SAndy Fleming uint rxcf; /* Receive Control Frame Packet */ 220dd3d1f56SAndy Fleming uint rxpf; /* Receive Pause Frame Packet */ 221dd3d1f56SAndy Fleming uint rxuo; /* Receive Unknown OP Code */ 222dd3d1f56SAndy Fleming uint raln; /* Receive Alignment Error */ 223dd3d1f56SAndy Fleming uint rflr; /* Receive Frame Length Error */ 224dd3d1f56SAndy Fleming uint rcde; /* Receive Code Error */ 225dd3d1f56SAndy Fleming uint rcse; /* Receive Carrier Sense Error */ 226dd3d1f56SAndy Fleming uint rund; /* Receive Undersize Packet */ 227dd3d1f56SAndy Fleming uint rovr; /* Receive Oversize Packet */ 228dd3d1f56SAndy Fleming uint rfrg; /* Receive Fragments */ 229dd3d1f56SAndy Fleming uint rjbr; /* Receive Jabber */ 230dd3d1f56SAndy Fleming uint rdrp; /* Receive Drop */ 231dd3d1f56SAndy Fleming /* Transmit Counters */ 232dd3d1f56SAndy Fleming uint tbyt; /* Transmit Byte Counter */ 233dd3d1f56SAndy Fleming uint tpkt; /* Transmit Packet */ 234dd3d1f56SAndy Fleming uint tmca; /* Transmit Multicast Packet */ 235dd3d1f56SAndy Fleming uint tbca; /* Transmit Broadcast Packet */ 236dd3d1f56SAndy Fleming uint txpf; /* Transmit Pause Control Frame */ 237dd3d1f56SAndy Fleming uint tdfr; /* Transmit Deferral Packet */ 238dd3d1f56SAndy Fleming uint tedf; /* Transmit Excessive Deferral Packet */ 239dd3d1f56SAndy Fleming uint tscl; /* Transmit Single Collision Packet */ 240dd3d1f56SAndy Fleming /* (0x2_n700) */ 241dd3d1f56SAndy Fleming uint tmcl; /* Transmit Multiple Collision Packet */ 242dd3d1f56SAndy Fleming uint tlcl; /* Transmit Late Collision Packet */ 243dd3d1f56SAndy Fleming uint txcl; /* Transmit Excessive Collision Packet */ 244dd3d1f56SAndy Fleming uint tncl; /* Transmit Total Collision */ 245dd3d1f56SAndy Fleming 246dd3d1f56SAndy Fleming uint res2; 247dd3d1f56SAndy Fleming 248dd3d1f56SAndy Fleming uint tdrp; /* Transmit Drop Frame */ 249dd3d1f56SAndy Fleming uint tjbr; /* Transmit Jabber Frame */ 250dd3d1f56SAndy Fleming uint tfcs; /* Transmit FCS Error */ 251dd3d1f56SAndy Fleming uint txcf; /* Transmit Control Frame */ 252dd3d1f56SAndy Fleming uint tovr; /* Transmit Oversize Frame */ 253dd3d1f56SAndy Fleming uint tund; /* Transmit Undersize Frame */ 254dd3d1f56SAndy Fleming uint tfrg; /* Transmit Fragments Frame */ 255dd3d1f56SAndy Fleming /* General Registers */ 256dd3d1f56SAndy Fleming uint car1; /* Carry Register One */ 257dd3d1f56SAndy Fleming uint car2; /* Carry Register Two */ 258dd3d1f56SAndy Fleming uint cam1; /* Carry Register One Mask */ 259dd3d1f56SAndy Fleming uint cam2; /* Carry Register Two Mask */ 260dd3d1f56SAndy Fleming } rmon_mib_t; 261dd3d1f56SAndy Fleming 262dd3d1f56SAndy Fleming typedef struct tsec_hash_regs 263dd3d1f56SAndy Fleming { 264dd3d1f56SAndy Fleming uint iaddr0; /* Individual Address Register 0 */ 265dd3d1f56SAndy Fleming uint iaddr1; /* Individual Address Register 1 */ 266dd3d1f56SAndy Fleming uint iaddr2; /* Individual Address Register 2 */ 267dd3d1f56SAndy Fleming uint iaddr3; /* Individual Address Register 3 */ 268dd3d1f56SAndy Fleming uint iaddr4; /* Individual Address Register 4 */ 269dd3d1f56SAndy Fleming uint iaddr5; /* Individual Address Register 5 */ 270dd3d1f56SAndy Fleming uint iaddr6; /* Individual Address Register 6 */ 271dd3d1f56SAndy Fleming uint iaddr7; /* Individual Address Register 7 */ 272dd3d1f56SAndy Fleming uint res1[24]; 273dd3d1f56SAndy Fleming uint gaddr0; /* Group Address Register 0 */ 274dd3d1f56SAndy Fleming uint gaddr1; /* Group Address Register 1 */ 275dd3d1f56SAndy Fleming uint gaddr2; /* Group Address Register 2 */ 276dd3d1f56SAndy Fleming uint gaddr3; /* Group Address Register 3 */ 277dd3d1f56SAndy Fleming uint gaddr4; /* Group Address Register 4 */ 278dd3d1f56SAndy Fleming uint gaddr5; /* Group Address Register 5 */ 279dd3d1f56SAndy Fleming uint gaddr6; /* Group Address Register 6 */ 280dd3d1f56SAndy Fleming uint gaddr7; /* Group Address Register 7 */ 281dd3d1f56SAndy Fleming uint res2[24]; 282dd3d1f56SAndy Fleming } tsec_hash_t; 283dd3d1f56SAndy Fleming 284dd3d1f56SAndy Fleming typedef struct tsec 285dd3d1f56SAndy Fleming { 286dd3d1f56SAndy Fleming /* General Control and Status Registers (0x2_n000) */ 287dd3d1f56SAndy Fleming uint res000[4]; 288dd3d1f56SAndy Fleming 289dd3d1f56SAndy Fleming uint ievent; /* Interrupt Event */ 290dd3d1f56SAndy Fleming uint imask; /* Interrupt Mask */ 291dd3d1f56SAndy Fleming uint edis; /* Error Disabled */ 292dd3d1f56SAndy Fleming uint res01c; 293dd3d1f56SAndy Fleming uint ecntrl; /* Ethernet Control */ 294dd3d1f56SAndy Fleming uint minflr; /* Minimum Frame Length */ 295dd3d1f56SAndy Fleming uint ptv; /* Pause Time Value */ 296dd3d1f56SAndy Fleming uint dmactrl; /* DMA Control */ 297dd3d1f56SAndy Fleming uint tbipa; /* TBI PHY Address */ 298dd3d1f56SAndy Fleming 299dd3d1f56SAndy Fleming uint res034[3]; 300dd3d1f56SAndy Fleming uint res040[48]; 301dd3d1f56SAndy Fleming 302dd3d1f56SAndy Fleming /* Transmit Control and Status Registers (0x2_n100) */ 303dd3d1f56SAndy Fleming uint tctrl; /* Transmit Control */ 304dd3d1f56SAndy Fleming uint tstat; /* Transmit Status */ 305dd3d1f56SAndy Fleming uint res108; 306dd3d1f56SAndy Fleming uint tbdlen; /* Tx BD Data Length */ 307dd3d1f56SAndy Fleming uint res110[5]; 308dd3d1f56SAndy Fleming uint ctbptr; /* Current TxBD Pointer */ 309dd3d1f56SAndy Fleming uint res128[23]; 310dd3d1f56SAndy Fleming uint tbptr; /* TxBD Pointer */ 311dd3d1f56SAndy Fleming uint res188[30]; 312dd3d1f56SAndy Fleming /* (0x2_n200) */ 313dd3d1f56SAndy Fleming uint res200; 314dd3d1f56SAndy Fleming uint tbase; /* TxBD Base Address */ 315dd3d1f56SAndy Fleming uint res208[42]; 316dd3d1f56SAndy Fleming uint ostbd; /* Out of Sequence TxBD */ 317dd3d1f56SAndy Fleming uint ostbdp; /* Out of Sequence Tx Data Buffer Pointer */ 318dd3d1f56SAndy Fleming uint res2b8[18]; 319dd3d1f56SAndy Fleming 320dd3d1f56SAndy Fleming /* Receive Control and Status Registers (0x2_n300) */ 321dd3d1f56SAndy Fleming uint rctrl; /* Receive Control */ 322dd3d1f56SAndy Fleming uint rstat; /* Receive Status */ 323dd3d1f56SAndy Fleming uint res308; 324dd3d1f56SAndy Fleming uint rbdlen; /* RxBD Data Length */ 325dd3d1f56SAndy Fleming uint res310[4]; 326dd3d1f56SAndy Fleming uint res320; 327dd3d1f56SAndy Fleming uint crbptr; /* Current Receive Buffer Pointer */ 328dd3d1f56SAndy Fleming uint res328[6]; 329dd3d1f56SAndy Fleming uint mrblr; /* Maximum Receive Buffer Length */ 330dd3d1f56SAndy Fleming uint res344[16]; 331dd3d1f56SAndy Fleming uint rbptr; /* RxBD Pointer */ 332dd3d1f56SAndy Fleming uint res388[30]; 333dd3d1f56SAndy Fleming /* (0x2_n400) */ 334dd3d1f56SAndy Fleming uint res400; 335dd3d1f56SAndy Fleming uint rbase; /* RxBD Base Address */ 336dd3d1f56SAndy Fleming uint res408[62]; 337dd3d1f56SAndy Fleming 338dd3d1f56SAndy Fleming /* MAC Registers (0x2_n500) */ 339dd3d1f56SAndy Fleming uint maccfg1; /* MAC Configuration #1 */ 340dd3d1f56SAndy Fleming uint maccfg2; /* MAC Configuration #2 */ 341dd3d1f56SAndy Fleming uint ipgifg; /* Inter Packet Gap/Inter Frame Gap */ 342dd3d1f56SAndy Fleming uint hafdup; /* Half-duplex */ 343dd3d1f56SAndy Fleming uint maxfrm; /* Maximum Frame */ 344dd3d1f56SAndy Fleming uint res514; 345dd3d1f56SAndy Fleming uint res518; 346dd3d1f56SAndy Fleming 347dd3d1f56SAndy Fleming uint res51c; 348dd3d1f56SAndy Fleming 349b9e186fcSSandeep Gopalpet uint resmdio[6]; 350dd3d1f56SAndy Fleming 351dd3d1f56SAndy Fleming uint res538; 352dd3d1f56SAndy Fleming 353dd3d1f56SAndy Fleming uint ifstat; /* Interface Status */ 354dd3d1f56SAndy Fleming uint macstnaddr1; /* Station Address, part 1 */ 355dd3d1f56SAndy Fleming uint macstnaddr2; /* Station Address, part 2 */ 356dd3d1f56SAndy Fleming uint res548[46]; 357dd3d1f56SAndy Fleming 358dd3d1f56SAndy Fleming /* (0x2_n600) */ 359dd3d1f56SAndy Fleming uint res600[32]; 360dd3d1f56SAndy Fleming 361dd3d1f56SAndy Fleming /* RMON MIB Registers (0x2_n680-0x2_n73c) */ 362dd3d1f56SAndy Fleming rmon_mib_t rmon; 363dd3d1f56SAndy Fleming uint res740[48]; 364dd3d1f56SAndy Fleming 365dd3d1f56SAndy Fleming /* Hash Function Registers (0x2_n800) */ 366dd3d1f56SAndy Fleming tsec_hash_t hash; 367dd3d1f56SAndy Fleming 368dd3d1f56SAndy Fleming uint res900[128]; 369dd3d1f56SAndy Fleming 370dd3d1f56SAndy Fleming /* Pattern Registers (0x2_nb00) */ 371dd3d1f56SAndy Fleming uint resb00[62]; 372dd3d1f56SAndy Fleming uint attr; /* Default Attribute Register */ 373dd3d1f56SAndy Fleming uint attreli; /* Default Attribute Extract Length and Index */ 374dd3d1f56SAndy Fleming 375dd3d1f56SAndy Fleming /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */ 376dd3d1f56SAndy Fleming uint resc00[256]; 377dd3d1f56SAndy Fleming } tsec_t; 378dd3d1f56SAndy Fleming 379063c1263SAndy Fleming #define TSEC_GIGABIT (1 << 0) 380dd3d1f56SAndy Fleming 381063c1263SAndy Fleming /* These flags currently only have meaning if we're using the eTSEC */ 3825f6b1442SPeter Tyser #define TSEC_REDUCED (1 << 1) /* MAC-PHY interface uses RGMII */ 3835f6b1442SPeter Tyser #define TSEC_SGMII (1 << 2) /* MAC-PHY interface uses SGMII */ 3842abe361cSAndy Fleming 385dd3d1f56SAndy Fleming struct tsec_private { 386a32a6be2SMingkai Hu tsec_t *regs; 387063c1263SAndy Fleming struct tsec_mii_mng *phyregs_sgmii; 388063c1263SAndy Fleming struct phy_device *phydev; 389063c1263SAndy Fleming phy_interface_t interface; 390063c1263SAndy Fleming struct mii_dev *bus; 391dd3d1f56SAndy Fleming uint phyaddr; 392063c1263SAndy Fleming char mii_devname[16]; 393dd3d1f56SAndy Fleming u32 flags; 394dd3d1f56SAndy Fleming }; 395dd3d1f56SAndy Fleming 396dd3d1f56SAndy Fleming struct tsec_info_struct { 39775b9d4aeSAndy Fleming tsec_t *regs; 398063c1263SAndy Fleming struct tsec_mii_mng *miiregs_sgmii; 39975b9d4aeSAndy Fleming char *devname; 400063c1263SAndy Fleming char *mii_devname; 401063c1263SAndy Fleming phy_interface_t interface; 402dd3d1f56SAndy Fleming unsigned int phyaddr; 403dd3d1f56SAndy Fleming u32 flags; 404dd3d1f56SAndy Fleming }; 405dd3d1f56SAndy Fleming 40675b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis); 40775b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsec_info, int num); 40875b9d4aeSAndy Fleming 409dd3d1f56SAndy Fleming #endif /* __TSEC_H */ 410