1 /* 2 * Copyright 2008,2010 Freescale Semiconductor, Inc 3 * Andy Fleming 4 * 5 * Based (loosely) on the Linux code 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 #ifndef _MMC_H_ 11 #define _MMC_H_ 12 13 #include <linux/list.h> 14 #include <linux/compiler.h> 15 #include <part.h> 16 17 /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */ 18 #define SD_VERSION_SD (1U << 31) 19 #define MMC_VERSION_MMC (1U << 30) 20 21 #define MAKE_SDMMC_VERSION(a, b, c) \ 22 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c)) 23 #define MAKE_SD_VERSION(a, b, c) \ 24 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c)) 25 #define MAKE_MMC_VERSION(a, b, c) \ 26 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c)) 27 28 #define EXTRACT_SDMMC_MAJOR_VERSION(x) \ 29 (((u32)(x) >> 16) & 0xff) 30 #define EXTRACT_SDMMC_MINOR_VERSION(x) \ 31 (((u32)(x) >> 8) & 0xff) 32 #define EXTRACT_SDMMC_CHANGE_VERSION(x) \ 33 ((u32)(x) & 0xff) 34 35 #define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0) 36 #define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0) 37 #define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0) 38 #define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0) 39 40 #define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0) 41 #define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0) 42 #define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0) 43 #define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0) 44 #define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0) 45 #define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0) 46 #define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0) 47 #define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0) 48 #define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0) 49 #define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1) 50 #define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0) 51 #define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0) 52 #define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0) 53 54 #define MMC_MODE_HS (1 << 0) 55 #define MMC_MODE_HS_52MHz (1 << 1) 56 #define MMC_MODE_4BIT (1 << 2) 57 #define MMC_MODE_8BIT (1 << 3) 58 #define MMC_MODE_SPI (1 << 4) 59 #define MMC_MODE_DDR_52MHz (1 << 5) 60 61 #define SD_DATA_4BIT 0x00040000 62 63 #define IS_SD(x) ((x)->version & SD_VERSION_SD) 64 #define IS_MMC(x) ((x)->version & MMC_VERSION_MMC) 65 66 #define MMC_DATA_READ 1 67 #define MMC_DATA_WRITE 2 68 69 #define NO_CARD_ERR -16 /* No SD/MMC card inserted */ 70 #define UNUSABLE_ERR -17 /* Unusable Card */ 71 #define COMM_ERR -18 /* Communications Error */ 72 #define TIMEOUT -19 73 #define SWITCH_ERR -20 /* Card reports failure to switch mode */ 74 75 #define MMC_CMD_GO_IDLE_STATE 0 76 #define MMC_CMD_SEND_OP_COND 1 77 #define MMC_CMD_ALL_SEND_CID 2 78 #define MMC_CMD_SET_RELATIVE_ADDR 3 79 #define MMC_CMD_SET_DSR 4 80 #define MMC_CMD_SWITCH 6 81 #define MMC_CMD_SELECT_CARD 7 82 #define MMC_CMD_SEND_EXT_CSD 8 83 #define MMC_CMD_SEND_CSD 9 84 #define MMC_CMD_SEND_CID 10 85 #define MMC_CMD_STOP_TRANSMISSION 12 86 #define MMC_CMD_SEND_STATUS 13 87 #define MMC_CMD_SET_BLOCKLEN 16 88 #define MMC_CMD_READ_SINGLE_BLOCK 17 89 #define MMC_CMD_READ_MULTIPLE_BLOCK 18 90 #define MMC_CMD_SET_BLOCK_COUNT 23 91 #define MMC_CMD_WRITE_SINGLE_BLOCK 24 92 #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 93 #define MMC_CMD_ERASE_GROUP_START 35 94 #define MMC_CMD_ERASE_GROUP_END 36 95 #define MMC_CMD_ERASE 38 96 #define MMC_CMD_APP_CMD 55 97 #define MMC_CMD_SPI_READ_OCR 58 98 #define MMC_CMD_SPI_CRC_ON_OFF 59 99 #define MMC_CMD_RES_MAN 62 100 101 #define MMC_CMD62_ARG1 0xefac62ec 102 #define MMC_CMD62_ARG2 0xcbaea7 103 104 105 #define SD_CMD_SEND_RELATIVE_ADDR 3 106 #define SD_CMD_SWITCH_FUNC 6 107 #define SD_CMD_SEND_IF_COND 8 108 #define SD_CMD_SWITCH_UHS18V 11 109 110 #define SD_CMD_APP_SET_BUS_WIDTH 6 111 #define SD_CMD_ERASE_WR_BLK_START 32 112 #define SD_CMD_ERASE_WR_BLK_END 33 113 #define SD_CMD_APP_SEND_OP_COND 41 114 #define SD_CMD_APP_SEND_SCR 51 115 116 /* SCR definitions in different words */ 117 #define SD_HIGHSPEED_BUSY 0x00020000 118 #define SD_HIGHSPEED_SUPPORTED 0x00020000 119 120 #define OCR_BUSY 0x80000000 121 #define OCR_HCS 0x40000000 122 #define OCR_VOLTAGE_MASK 0x007FFF80 123 #define OCR_ACCESS_MODE 0x60000000 124 125 #define MMC_ERASE_ARG 0x00000000 126 #define MMC_SECURE_ERASE_ARG 0x80000000 127 #define MMC_TRIM_ARG 0x00000001 128 #define MMC_DISCARD_ARG 0x00000003 129 #define MMC_SECURE_TRIM1_ARG 0x80000001 130 #define MMC_SECURE_TRIM2_ARG 0x80008000 131 132 #define MMC_STATUS_MASK (~0x0206BF7F) 133 #define MMC_STATUS_SWITCH_ERROR (1 << 7) 134 #define MMC_STATUS_RDY_FOR_DATA (1 << 8) 135 #define MMC_STATUS_CURR_STATE (0xf << 9) 136 #define MMC_STATUS_ERROR (1 << 19) 137 138 #define MMC_STATE_PRG (7 << 9) 139 140 #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ 141 #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ 142 #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ 143 #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ 144 #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ 145 #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ 146 #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ 147 #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ 148 #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ 149 #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ 150 #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ 151 #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ 152 #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ 153 #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ 154 #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ 155 #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ 156 #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ 157 158 #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 159 #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte 160 addressed by index which are 161 1 in value field */ 162 #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte 163 addressed by index, which are 164 1 in value field */ 165 #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ 166 167 #define SD_SWITCH_CHECK 0 168 #define SD_SWITCH_SWITCH 1 169 170 /* 171 * EXT_CSD fields 172 */ 173 #define EXT_CSD_ENH_START_ADDR 136 /* R/W */ 174 #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */ 175 #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ 176 #define EXT_CSD_PARTITION_SETTING 155 /* R/W */ 177 #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */ 178 #define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */ 179 #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ 180 #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ 181 #define EXT_CSD_WR_REL_PARAM 166 /* R */ 182 #define EXT_CSD_WR_REL_SET 167 /* R/W */ 183 #define EXT_CSD_RPMB_MULT 168 /* RO */ 184 #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ 185 #define EXT_CSD_BOOT_BUS_WIDTH 177 186 #define EXT_CSD_PART_CONF 179 /* R/W */ 187 #define EXT_CSD_BUS_WIDTH 183 /* R/W */ 188 #define EXT_CSD_HS_TIMING 185 /* R/W */ 189 #define EXT_CSD_REV 192 /* RO */ 190 #define EXT_CSD_CARD_TYPE 196 /* RO */ 191 #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 192 #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ 193 #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ 194 #define EXT_CSD_BOOT_MULT 226 /* RO */ 195 196 /* 197 * EXT_CSD field definitions 198 */ 199 200 #define EXT_CSD_CMD_SET_NORMAL (1 << 0) 201 #define EXT_CSD_CMD_SET_SECURE (1 << 1) 202 #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) 203 204 #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ 205 #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ 206 #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2) 207 #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3) 208 #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \ 209 | EXT_CSD_CARD_TYPE_DDR_1_2V) 210 211 #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ 212 #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ 213 #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ 214 #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */ 215 #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */ 216 217 #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6) 218 #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3) 219 #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0) 220 #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0) 221 222 #define EXT_CSD_BOOT_ACK(x) (x << 6) 223 #define EXT_CSD_BOOT_PART_NUM(x) (x << 3) 224 #define EXT_CSD_PARTITION_ACCESS(x) (x << 0) 225 226 #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3) 227 #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2) 228 #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x) 229 230 #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0) 231 232 #define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */ 233 #define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */ 234 235 #define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */ 236 237 #define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */ 238 #define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */ 239 240 #define R1_ILLEGAL_COMMAND (1 << 22) 241 #define R1_APP_CMD (1 << 5) 242 243 #define MMC_RSP_PRESENT (1 << 0) 244 #define MMC_RSP_136 (1 << 1) /* 136 bit response */ 245 #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ 246 #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ 247 #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ 248 249 #define MMC_RSP_NONE (0) 250 #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 251 #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ 252 MMC_RSP_BUSY) 253 #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) 254 #define MMC_RSP_R3 (MMC_RSP_PRESENT) 255 #define MMC_RSP_R4 (MMC_RSP_PRESENT) 256 #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 257 #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 258 #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) 259 260 #define MMCPART_NOAVAILABLE (0xff) 261 #define PART_ACCESS_MASK (0x7) 262 #define PART_SUPPORT (0x1) 263 #define ENHNCD_SUPPORT (0x2) 264 #define PART_ENH_ATTRIB (0x1f) 265 266 /* Maximum block size for MMC */ 267 #define MMC_MAX_BLOCK_LEN 512 268 269 /* The number of MMC physical partitions. These consist of: 270 * boot partitions (2), general purpose partitions (4) in MMC v4.4. 271 */ 272 #define MMC_NUM_BOOT_PARTITION 2 273 #define MMC_PART_RPMB 3 /* RPMB partition number */ 274 275 /* Driver model support */ 276 277 /** 278 * struct mmc_uclass_priv - Holds information about a device used by the uclass 279 */ 280 struct mmc_uclass_priv { 281 struct mmc *mmc; 282 }; 283 284 /** 285 * mmc_get_mmc_dev() - get the MMC struct pointer for a device 286 * 287 * Provided that the device is already probed and ready for use, this value 288 * will be available. 289 * 290 * @dev: Device 291 * @return associated mmc struct pointer if available, else NULL 292 */ 293 struct mmc *mmc_get_mmc_dev(struct udevice *dev); 294 295 /* End of driver model support */ 296 297 struct mmc_cid { 298 unsigned long psn; 299 unsigned short oid; 300 unsigned char mid; 301 unsigned char prv; 302 unsigned char mdt; 303 char pnm[7]; 304 }; 305 306 struct mmc_cmd { 307 ushort cmdidx; 308 uint resp_type; 309 uint cmdarg; 310 uint response[4]; 311 }; 312 313 struct mmc_data { 314 union { 315 char *dest; 316 const char *src; /* src buffers don't get written to */ 317 }; 318 uint flags; 319 uint blocks; 320 uint blocksize; 321 }; 322 323 /* forward decl. */ 324 struct mmc; 325 326 #ifdef CONFIG_DM_MMC_OPS 327 struct dm_mmc_ops { 328 /** 329 * send_cmd() - Send a command to the MMC device 330 * 331 * @dev: Device to receive the command 332 * @cmd: Command to send 333 * @data: Additional data to send/receive 334 * @return 0 if OK, -ve on error 335 */ 336 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd, 337 struct mmc_data *data); 338 339 /** 340 * set_ios() - Set the I/O speed/width for an MMC device 341 * 342 * @dev: Device to update 343 * @return 0 if OK, -ve on error 344 */ 345 int (*set_ios)(struct udevice *dev); 346 347 /** 348 * get_cd() - See whether a card is present 349 * 350 * @dev: Device to check 351 * @return 0 if not present, 1 if present, -ve on error 352 */ 353 int (*get_cd)(struct udevice *dev); 354 355 /** 356 * get_wp() - See whether a card has write-protect enabled 357 * 358 * @dev: Device to check 359 * @return 0 if write-enabled, 1 if write-protected, -ve on error 360 */ 361 int (*get_wp)(struct udevice *dev); 362 }; 363 364 #define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops) 365 366 int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, 367 struct mmc_data *data); 368 int dm_mmc_set_ios(struct udevice *dev); 369 int dm_mmc_get_cd(struct udevice *dev); 370 int dm_mmc_get_wp(struct udevice *dev); 371 372 /* Transition functions for compatibility */ 373 int mmc_set_ios(struct mmc *mmc); 374 int mmc_getcd(struct mmc *mmc); 375 int mmc_getwp(struct mmc *mmc); 376 377 #else 378 struct mmc_ops { 379 int (*send_cmd)(struct mmc *mmc, 380 struct mmc_cmd *cmd, struct mmc_data *data); 381 void (*set_ios)(struct mmc *mmc); 382 int (*init)(struct mmc *mmc); 383 int (*getcd)(struct mmc *mmc); 384 int (*getwp)(struct mmc *mmc); 385 }; 386 #endif 387 388 struct mmc_config { 389 const char *name; 390 #ifndef CONFIG_DM_MMC_OPS 391 const struct mmc_ops *ops; 392 #endif 393 uint host_caps; 394 uint voltages; 395 uint f_min; 396 uint f_max; 397 uint b_max; 398 unsigned char part_type; 399 }; 400 401 /* 402 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device 403 * with mmc_get_mmc_dev(). 404 * 405 * TODO struct mmc should be in mmc_private but it's hard to fix right now 406 */ 407 struct mmc { 408 #ifndef CONFIG_BLK 409 struct list_head link; 410 #endif 411 const struct mmc_config *cfg; /* provided configuration */ 412 uint version; 413 void *priv; 414 uint has_init; 415 int high_capacity; 416 uint bus_width; 417 uint clock; 418 uint card_caps; 419 uint ocr; 420 uint dsr; 421 uint dsr_imp; 422 uint scr[2]; 423 uint csd[4]; 424 uint cid[4]; 425 ushort rca; 426 u8 part_support; 427 u8 part_attr; 428 u8 wr_rel_set; 429 char part_config; 430 uint tran_speed; 431 uint read_bl_len; 432 uint write_bl_len; 433 uint erase_grp_size; /* in 512-byte sectors */ 434 uint hc_wp_grp_size; /* in 512-byte sectors */ 435 u64 capacity; 436 u64 capacity_user; 437 u64 capacity_boot; 438 u64 capacity_rpmb; 439 u64 capacity_gp[4]; 440 u64 enh_user_start; 441 u64 enh_user_size; 442 #ifndef CONFIG_BLK 443 struct blk_desc block_dev; 444 #endif 445 char op_cond_pending; /* 1 if we are waiting on an op_cond command */ 446 char init_in_progress; /* 1 if we have done mmc_start_init() */ 447 char preinit; /* start init as early as possible */ 448 int ddr_mode; 449 #ifdef CONFIG_DM_MMC 450 struct udevice *dev; /* Device for this MMC controller */ 451 #endif 452 }; 453 454 struct mmc_hwpart_conf { 455 struct { 456 uint enh_start; /* in 512-byte sectors */ 457 uint enh_size; /* in 512-byte sectors, if 0 no enh area */ 458 unsigned wr_rel_change : 1; 459 unsigned wr_rel_set : 1; 460 } user; 461 struct { 462 uint size; /* in 512-byte sectors */ 463 unsigned enhanced : 1; 464 unsigned wr_rel_change : 1; 465 unsigned wr_rel_set : 1; 466 } gp_part[4]; 467 }; 468 469 enum mmc_hwpart_conf_mode { 470 MMC_HWPART_CONF_CHECK, 471 MMC_HWPART_CONF_SET, 472 MMC_HWPART_CONF_COMPLETE, 473 }; 474 475 struct mmc *mmc_create(const struct mmc_config *cfg, void *priv); 476 477 /** 478 * mmc_bind() - Set up a new MMC device ready for probing 479 * 480 * A child block device is bound with the IF_TYPE_MMC interface type. This 481 * allows the device to be used with CONFIG_BLK 482 * 483 * @dev: MMC device to set up 484 * @mmc: MMC struct 485 * @cfg: MMC configuration 486 * @return 0 if OK, -ve on error 487 */ 488 int mmc_bind(struct udevice *dev, struct mmc *mmc, 489 const struct mmc_config *cfg); 490 void mmc_destroy(struct mmc *mmc); 491 492 /** 493 * mmc_unbind() - Unbind a MMC device's child block device 494 * 495 * @dev: MMC device 496 * @return 0 if OK, -ve on error 497 */ 498 int mmc_unbind(struct udevice *dev); 499 int mmc_initialize(bd_t *bis); 500 int mmc_init(struct mmc *mmc); 501 int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); 502 void mmc_set_clock(struct mmc *mmc, uint clock); 503 struct mmc *find_mmc_device(int dev_num); 504 int mmc_set_dev(int dev_num); 505 void print_mmc_devices(char separator); 506 int get_mmc_num(void); 507 int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf, 508 enum mmc_hwpart_conf_mode mode); 509 510 #ifndef CONFIG_DM_MMC_OPS 511 int mmc_getcd(struct mmc *mmc); 512 int board_mmc_getcd(struct mmc *mmc); 513 int mmc_getwp(struct mmc *mmc); 514 int board_mmc_getwp(struct mmc *mmc); 515 #endif 516 517 int mmc_set_dsr(struct mmc *mmc, u16 val); 518 /* Function to change the size of boot partition and rpmb partitions */ 519 int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize, 520 unsigned long rpmbsize); 521 /* Function to modify the PARTITION_CONFIG field of EXT_CSD */ 522 int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access); 523 /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */ 524 int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode); 525 /* Function to modify the RST_n_FUNCTION field of EXT_CSD */ 526 int mmc_set_rst_n_function(struct mmc *mmc, u8 enable); 527 /* Functions to read / write the RPMB partition */ 528 int mmc_rpmb_set_key(struct mmc *mmc, void *key); 529 int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter); 530 int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk, 531 unsigned short cnt, unsigned char *key); 532 int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk, 533 unsigned short cnt, unsigned char *key); 534 /** 535 * Start device initialization and return immediately; it does not block on 536 * polling OCR (operation condition register) status. Then you should call 537 * mmc_init, which would block on polling OCR status and complete the device 538 * initializatin. 539 * 540 * @param mmc Pointer to a MMC device struct 541 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error. 542 */ 543 int mmc_start_init(struct mmc *mmc); 544 545 /** 546 * Set preinit flag of mmc device. 547 * 548 * This will cause the device to be pre-inited during mmc_initialize(), 549 * which may save boot time if the device is not accessed until later. 550 * Some eMMC devices take 200-300ms to init, but unfortunately they 551 * must be sent a series of commands to even get them to start preparing 552 * for operation. 553 * 554 * @param mmc Pointer to a MMC device struct 555 * @param preinit preinit flag value 556 */ 557 void mmc_set_preinit(struct mmc *mmc, int preinit); 558 559 #ifdef CONFIG_MMC_SPI 560 #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI) 561 #else 562 #define mmc_host_is_spi(mmc) 0 563 #endif 564 struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); 565 566 void board_mmc_power_init(void); 567 int board_mmc_init(bd_t *bis); 568 int cpu_mmc_init(bd_t *bis); 569 int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr); 570 int mmc_get_env_dev(void); 571 572 struct pci_device_id; 573 574 /** 575 * pci_mmc_init() - set up PCI MMC devices 576 * 577 * This finds all the matching PCI IDs and sets them up as MMC devices. 578 * 579 * @name: Name to use for devices 580 * @mmc_supported: PCI IDs to search for, terminated by {0, 0} 581 */ 582 int pci_mmc_init(const char *name, struct pci_device_id *mmc_supported); 583 584 /* Set block count limit because of 16 bit register limit on some hardware*/ 585 #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT 586 #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535 587 #endif 588 589 /** 590 * mmc_get_blk_desc() - Get the block descriptor for an MMC device 591 * 592 * @mmc: MMC device 593 * @return block device if found, else NULL 594 */ 595 struct blk_desc *mmc_get_blk_desc(struct mmc *mmc); 596 597 #endif /* _MMC_H_ */ 598