148ef0d2aSRuchika Gupta /* 248ef0d2aSRuchika Gupta * Common internal memory map for some Freescale SoCs 348ef0d2aSRuchika Gupta * 448ef0d2aSRuchika Gupta * Copyright 2014 Freescale Semiconductor, Inc. 548ef0d2aSRuchika Gupta * 6057c2200SRuchika Gupta * SPDX-License-Identifier: GPL-2.0+ 748ef0d2aSRuchika Gupta */ 848ef0d2aSRuchika Gupta 948ef0d2aSRuchika Gupta #ifndef __FSL_SEC_H 1048ef0d2aSRuchika Gupta #define __FSL_SEC_H 1148ef0d2aSRuchika Gupta 1248ef0d2aSRuchika Gupta #include <common.h> 1348ef0d2aSRuchika Gupta #include <asm/io.h> 1448ef0d2aSRuchika Gupta 15028dbb8dSRuchika Gupta #ifdef CONFIG_SYS_FSL_SEC_LE 16028dbb8dSRuchika Gupta #define sec_in32(a) in_le32(a) 17028dbb8dSRuchika Gupta #define sec_out32(a, v) out_le32(a, v) 18028dbb8dSRuchika Gupta #define sec_in16(a) in_le16(a) 19028dbb8dSRuchika Gupta #define sec_clrbits32 clrbits_le32 20028dbb8dSRuchika Gupta #define sec_setbits32 setbits_le32 21028dbb8dSRuchika Gupta #elif defined(CONFIG_SYS_FSL_SEC_BE) 22028dbb8dSRuchika Gupta #define sec_in32(a) in_be32(a) 23028dbb8dSRuchika Gupta #define sec_out32(a, v) out_be32(a, v) 24028dbb8dSRuchika Gupta #define sec_in16(a) in_be16(a) 25028dbb8dSRuchika Gupta #define sec_clrbits32 clrbits_be32 26028dbb8dSRuchika Gupta #define sec_setbits32 setbits_be32 27028dbb8dSRuchika Gupta #else 28028dbb8dSRuchika Gupta #error Neither CONFIG_SYS_FSL_SEC_LE nor CONFIG_SYS_FSL_SEC_BE is defined 29028dbb8dSRuchika Gupta #endif 30028dbb8dSRuchika Gupta 3148ef0d2aSRuchika Gupta /* Security Engine Block (MS = Most Sig., LS = Least Sig.) */ 3248ef0d2aSRuchika Gupta #if CONFIG_SYS_FSL_SEC_COMPAT >= 4 33c5de15cbSRuchika Gupta /* RNG4 TRNG test registers */ 34c5de15cbSRuchika Gupta struct rng4tst { 35c5de15cbSRuchika Gupta #define RTMCTL_PRGM 0x00010000 /* 1 -> program mode, 0 -> run mode */ 36c4065517SAlex Porosanu #define RTMCTL_SAMP_MODE_VON_NEUMANN_ES_SC 0 /* use von Neumann data in 37c4065517SAlex Porosanu both entropy shifter and 38c4065517SAlex Porosanu statistical checker */ 39c4065517SAlex Porosanu #define RTMCTL_SAMP_MODE_RAW_ES_SC 1 /* use raw data in both 40c4065517SAlex Porosanu entropy shifter and 41c4065517SAlex Porosanu statistical checker */ 42c4065517SAlex Porosanu #define RTMCTL_SAMP_MODE_VON_NEUMANN_ES_RAW_SC 2 /* use von Neumann data in 43c4065517SAlex Porosanu entropy shifter, raw data 44c4065517SAlex Porosanu in statistical checker */ 45c4065517SAlex Porosanu #define RTMCTL_SAMP_MODE_INVALID 3 /* invalid combination */ 46c5de15cbSRuchika Gupta u32 rtmctl; /* misc. control register */ 47c5de15cbSRuchika Gupta u32 rtscmisc; /* statistical check misc. register */ 48c5de15cbSRuchika Gupta u32 rtpkrrng; /* poker range register */ 4917649e1bSAlex Porosanu #define RTSDCTL_ENT_DLY_MIN 3200 50c5de15cbSRuchika Gupta #define RTSDCTL_ENT_DLY_MAX 12800 51c5de15cbSRuchika Gupta union { 52c5de15cbSRuchika Gupta u32 rtpkrmax; /* PRGM=1: poker max. limit register */ 53c5de15cbSRuchika Gupta u32 rtpkrsq; /* PRGM=0: poker square calc. result register */ 54c5de15cbSRuchika Gupta }; 55c5de15cbSRuchika Gupta #define RTSDCTL_ENT_DLY_SHIFT 16 56c5de15cbSRuchika Gupta #define RTSDCTL_ENT_DLY_MASK (0xffff << RTSDCTL_ENT_DLY_SHIFT) 57c5de15cbSRuchika Gupta u32 rtsdctl; /* seed control register */ 58c5de15cbSRuchika Gupta union { 59c5de15cbSRuchika Gupta u32 rtsblim; /* PRGM=1: sparse bit limit register */ 60c5de15cbSRuchika Gupta u32 rttotsam; /* PRGM=0: total samples register */ 61c5de15cbSRuchika Gupta }; 62c5de15cbSRuchika Gupta u32 rtfreqmin; /* frequency count min. limit register */ 63026a3f1bSAlex Porosanu #define RTFRQMAX_DISABLE (1 << 20) 64c5de15cbSRuchika Gupta union { 65c5de15cbSRuchika Gupta u32 rtfreqmax; /* PRGM=1: freq. count max. limit register */ 66c5de15cbSRuchika Gupta u32 rtfreqcnt; /* PRGM=0: freq. count register */ 67c5de15cbSRuchika Gupta }; 68c5de15cbSRuchika Gupta u32 rsvd1[40]; 69c5de15cbSRuchika Gupta #define RNG_STATE0_HANDLE_INSTANTIATED 0x00000001 70c5de15cbSRuchika Gupta u32 rdsta; /*RNG DRNG Status Register*/ 71c5de15cbSRuchika Gupta u32 rsvd2[15]; 72c5de15cbSRuchika Gupta }; 73c5de15cbSRuchika Gupta 7448ef0d2aSRuchika Gupta typedef struct ccsr_sec { 7548ef0d2aSRuchika Gupta u32 res0; 7648ef0d2aSRuchika Gupta u32 mcfgr; /* Master CFG Register */ 7748ef0d2aSRuchika Gupta u8 res1[0x4]; 7848ef0d2aSRuchika Gupta u32 scfgr; 7948ef0d2aSRuchika Gupta struct { 8048ef0d2aSRuchika Gupta u32 ms; /* Job Ring LIODN Register, MS */ 8148ef0d2aSRuchika Gupta u32 ls; /* Job Ring LIODN Register, LS */ 8248ef0d2aSRuchika Gupta } jrliodnr[4]; 8348ef0d2aSRuchika Gupta u8 res2[0x2c]; 8448ef0d2aSRuchika Gupta u32 jrstartr; /* Job Ring Start Register */ 8548ef0d2aSRuchika Gupta struct { 8648ef0d2aSRuchika Gupta u32 ms; /* RTIC LIODN Register, MS */ 8748ef0d2aSRuchika Gupta u32 ls; /* RTIC LIODN Register, LS */ 8848ef0d2aSRuchika Gupta } rticliodnr[4]; 8948ef0d2aSRuchika Gupta u8 res3[0x1c]; 9048ef0d2aSRuchika Gupta u32 decorr; /* DECO Request Register */ 9148ef0d2aSRuchika Gupta struct { 9248ef0d2aSRuchika Gupta u32 ms; /* DECO LIODN Register, MS */ 9348ef0d2aSRuchika Gupta u32 ls; /* DECO LIODN Register, LS */ 9448ef0d2aSRuchika Gupta } decoliodnr[8]; 9548ef0d2aSRuchika Gupta u8 res4[0x40]; 9648ef0d2aSRuchika Gupta u32 dar; /* DECO Avail Register */ 9748ef0d2aSRuchika Gupta u32 drr; /* DECO Reset Register */ 98c5de15cbSRuchika Gupta u8 res5[0x4d8]; 99c5de15cbSRuchika Gupta struct rng4tst rng; /* RNG Registers */ 100f91e65a7SUlises Cardenas u8 res6[0x8a0]; 10148ef0d2aSRuchika Gupta u32 crnr_ms; /* CHA Revision Number Register, MS */ 10248ef0d2aSRuchika Gupta u32 crnr_ls; /* CHA Revision Number Register, LS */ 10348ef0d2aSRuchika Gupta u32 ctpr_ms; /* Compile Time Parameters Register, MS */ 10448ef0d2aSRuchika Gupta u32 ctpr_ls; /* Compile Time Parameters Register, LS */ 105f91e65a7SUlises Cardenas u8 res7[0x10]; 10648ef0d2aSRuchika Gupta u32 far_ms; /* Fault Address Register, MS */ 10748ef0d2aSRuchika Gupta u32 far_ls; /* Fault Address Register, LS */ 10848ef0d2aSRuchika Gupta u32 falr; /* Fault Address LIODN Register */ 10948ef0d2aSRuchika Gupta u32 fadr; /* Fault Address Detail Register */ 110f91e65a7SUlises Cardenas u8 res8[0x4]; 11148ef0d2aSRuchika Gupta u32 csta; /* CAAM Status Register */ 112f91e65a7SUlises Cardenas u32 smpart; /* Secure Memory Partition Parameters */ 113f91e65a7SUlises Cardenas u32 smvid; /* Secure Memory Version ID */ 11448ef0d2aSRuchika Gupta u32 rvid; /* Run Time Integrity Checking Version ID Reg.*/ 11548ef0d2aSRuchika Gupta u32 ccbvid; /* CHA Cluster Block Version ID Register */ 11648ef0d2aSRuchika Gupta u32 chavid_ms; /* CHA Version ID Register, MS */ 11748ef0d2aSRuchika Gupta u32 chavid_ls; /* CHA Version ID Register, LS */ 11848ef0d2aSRuchika Gupta u32 chanum_ms; /* CHA Number Register, MS */ 11948ef0d2aSRuchika Gupta u32 chanum_ls; /* CHA Number Register, LS */ 12048ef0d2aSRuchika Gupta u32 secvid_ms; /* SEC Version ID Register, MS */ 12148ef0d2aSRuchika Gupta u32 secvid_ls; /* SEC Version ID Register, LS */ 12248ef0d2aSRuchika Gupta u8 res9[0x6020]; 12348ef0d2aSRuchika Gupta u32 qilcr_ms; /* Queue Interface LIODN CFG Register, MS */ 12448ef0d2aSRuchika Gupta u32 qilcr_ls; /* Queue Interface LIODN CFG Register, LS */ 12548ef0d2aSRuchika Gupta u8 res10[0x8fd8]; 12648ef0d2aSRuchika Gupta } ccsr_sec_t; 12748ef0d2aSRuchika Gupta 12848ef0d2aSRuchika Gupta #define SEC_CTPR_MS_AXI_LIODN 0x08000000 12948ef0d2aSRuchika Gupta #define SEC_CTPR_MS_QI 0x02000000 13048ef0d2aSRuchika Gupta #define SEC_CTPR_MS_VIRT_EN_INCL 0x00000001 13148ef0d2aSRuchika Gupta #define SEC_CTPR_MS_VIRT_EN_POR 0x00000002 13248ef0d2aSRuchika Gupta #define SEC_RVID_MA 0x0f000000 13348ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_JRNUM_MASK 0xf0000000 13448ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_JRNUM_SHIFT 28 13548ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_DECONUM_MASK 0x0f000000 13648ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_DECONUM_SHIFT 24 13748ef0d2aSRuchika Gupta #define SEC_SECVID_MS_IPID_MASK 0xffff0000 13848ef0d2aSRuchika Gupta #define SEC_SECVID_MS_IPID_SHIFT 16 13948ef0d2aSRuchika Gupta #define SEC_SECVID_MS_MAJ_REV_MASK 0x0000ff00 14048ef0d2aSRuchika Gupta #define SEC_SECVID_MS_MAJ_REV_SHIFT 8 14148ef0d2aSRuchika Gupta #define SEC_CCBVID_ERA_MASK 0xff000000 14248ef0d2aSRuchika Gupta #define SEC_CCBVID_ERA_SHIFT 24 14348ef0d2aSRuchika Gupta #define SEC_SCFGR_RDBENABLE 0x00000400 14448ef0d2aSRuchika Gupta #define SEC_SCFGR_VIRT_EN 0x00008000 14548ef0d2aSRuchika Gupta #define SEC_CHAVID_LS_RNG_SHIFT 16 14648ef0d2aSRuchika Gupta #define SEC_CHAVID_RNG_LS_MASK 0x000f0000 147b9eebfadSRuchika Gupta 148b9eebfadSRuchika Gupta #define CONFIG_JRSTARTR_JR0 0x00000001 149b9eebfadSRuchika Gupta 150b9eebfadSRuchika Gupta struct jr_regs { 151f91e65a7SUlises Cardenas #if defined(CONFIG_SYS_FSL_SEC_LE) && \ 152f91e65a7SUlises Cardenas !(defined(CONFIG_MX6) || defined(CONFIG_MX7)) 153b9eebfadSRuchika Gupta u32 irba_l; 154b9eebfadSRuchika Gupta u32 irba_h; 155b9eebfadSRuchika Gupta #else 156b9eebfadSRuchika Gupta u32 irba_h; 157b9eebfadSRuchika Gupta u32 irba_l; 158b9eebfadSRuchika Gupta #endif 159b9eebfadSRuchika Gupta u32 rsvd1; 160b9eebfadSRuchika Gupta u32 irs; 161b9eebfadSRuchika Gupta u32 rsvd2; 162b9eebfadSRuchika Gupta u32 irsa; 163b9eebfadSRuchika Gupta u32 rsvd3; 164b9eebfadSRuchika Gupta u32 irja; 165f91e65a7SUlises Cardenas #if defined(CONFIG_SYS_FSL_SEC_LE) && \ 166f91e65a7SUlises Cardenas !(defined(CONFIG_MX6) || defined(CONFIG_MX7)) 167b9eebfadSRuchika Gupta u32 orba_l; 168b9eebfadSRuchika Gupta u32 orba_h; 169b9eebfadSRuchika Gupta #else 170b9eebfadSRuchika Gupta u32 orba_h; 171b9eebfadSRuchika Gupta u32 orba_l; 172b9eebfadSRuchika Gupta #endif 173b9eebfadSRuchika Gupta u32 rsvd4; 174b9eebfadSRuchika Gupta u32 ors; 175b9eebfadSRuchika Gupta u32 rsvd5; 176b9eebfadSRuchika Gupta u32 orjr; 177b9eebfadSRuchika Gupta u32 rsvd6; 178b9eebfadSRuchika Gupta u32 orsf; 179b9eebfadSRuchika Gupta u32 rsvd7; 180b9eebfadSRuchika Gupta u32 jrsta; 181b9eebfadSRuchika Gupta u32 rsvd8; 182b9eebfadSRuchika Gupta u32 jrint; 183b9eebfadSRuchika Gupta u32 jrcfg0; 184b9eebfadSRuchika Gupta u32 jrcfg1; 185b9eebfadSRuchika Gupta u32 rsvd9; 186b9eebfadSRuchika Gupta u32 irri; 187b9eebfadSRuchika Gupta u32 rsvd10; 188b9eebfadSRuchika Gupta u32 orwi; 189b9eebfadSRuchika Gupta u32 rsvd11; 190b9eebfadSRuchika Gupta u32 jrcr; 191b9eebfadSRuchika Gupta }; 192b9eebfadSRuchika Gupta 19394e3c8c4Sgaurav rana /* 19494e3c8c4Sgaurav rana * Scatter Gather Entry - Specifies the the Scatter Gather Format 19594e3c8c4Sgaurav rana * related information 19694e3c8c4Sgaurav rana */ 19794e3c8c4Sgaurav rana struct sg_entry { 198f91e65a7SUlises Cardenas #if defined(CONFIG_SYS_FSL_SEC_LE) && \ 199f91e65a7SUlises Cardenas !(defined(CONFIG_MX6) || defined(CONFIG_MX7)) 20094e3c8c4Sgaurav rana uint32_t addr_lo; /* Memory Address - lo */ 201f59e69cbSAneesh Bansal uint32_t addr_hi; /* Memory Address of start of buffer - hi */ 20294e3c8c4Sgaurav rana #else 203f59e69cbSAneesh Bansal uint32_t addr_hi; /* Memory Address of start of buffer - hi */ 20494e3c8c4Sgaurav rana uint32_t addr_lo; /* Memory Address - lo */ 20594e3c8c4Sgaurav rana #endif 20694e3c8c4Sgaurav rana 20794e3c8c4Sgaurav rana uint32_t len_flag; /* Length of the data in the frame */ 20894e3c8c4Sgaurav rana #define SG_ENTRY_LENGTH_MASK 0x3FFFFFFF 20994e3c8c4Sgaurav rana #define SG_ENTRY_EXTENSION_BIT 0x80000000 21094e3c8c4Sgaurav rana #define SG_ENTRY_FINAL_BIT 0x40000000 21194e3c8c4Sgaurav rana uint32_t bpid_offset; 21294e3c8c4Sgaurav rana #define SG_ENTRY_BPID_MASK 0x00FF0000 21394e3c8c4Sgaurav rana #define SG_ENTRY_BPID_SHIFT 16 21494e3c8c4Sgaurav rana #define SG_ENTRY_OFFSET_MASK 0x00001FFF 21594e3c8c4Sgaurav rana #define SG_ENTRY_OFFSET_SHIFT 0 21694e3c8c4Sgaurav rana }; 21794e3c8c4Sgaurav rana 218f91e65a7SUlises Cardenas #if defined(CONFIG_MX6) || defined(CONFIG_MX7) 219f91e65a7SUlises Cardenas /* Job Ring Base Address */ 220f91e65a7SUlises Cardenas #define JR_BASE_ADDR(x) (CONFIG_SYS_FSL_SEC_ADDR + 0x1000 * (x + 1)) 221f91e65a7SUlises Cardenas /* Secure Memory Offset varies accross versions */ 222f91e65a7SUlises Cardenas #define SM_V1_OFFSET 0x0f4 223f91e65a7SUlises Cardenas #define SM_V2_OFFSET 0xa00 224f91e65a7SUlises Cardenas /*Secure Memory Versioning */ 225f91e65a7SUlises Cardenas #define SMVID_V2 0x20105 226f91e65a7SUlises Cardenas #define SM_VERSION(x) (x < SMVID_V2 ? 1 : 2) 227f91e65a7SUlises Cardenas #define SM_OFFSET(x) (x == 1 ? SM_V1_OFFSET : SM_V2_OFFSET) 2280200020bSRaul Cardenas /* CAAM Job Ring 0 Registers */ 2290200020bSRaul Cardenas /* Secure Memory Partition Owner register */ 2300200020bSRaul Cardenas #define SMCSJR_PO (3 << 6) 2310200020bSRaul Cardenas /* JR Allocation Error */ 2320200020bSRaul Cardenas #define SMCSJR_AERR (3 << 12) 2330200020bSRaul Cardenas /* Secure memory partition 0 page 0 owner register */ 234f91e65a7SUlises Cardenas #define CAAM_SMPO_0 (CONFIG_SYS_FSL_SEC_ADDR + 0x1FBC) 2350200020bSRaul Cardenas /* Secure memory command register */ 236f91e65a7SUlises Cardenas #define CAAM_SMCJR(v, jr) (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_CMD(v)) 2370200020bSRaul Cardenas /* Secure memory command status register */ 238f91e65a7SUlises Cardenas #define CAAM_SMCSJR(v, jr) (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_STATUS(v)) 2390200020bSRaul Cardenas /* Secure memory access permissions register */ 240f91e65a7SUlises Cardenas #define CAAM_SMAPJR(v, jr, y) \ 241f91e65a7SUlises Cardenas (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_PERM(v) + y * 16) 2420200020bSRaul Cardenas /* Secure memory access group 2 register */ 243f91e65a7SUlises Cardenas #define CAAM_SMAG2JR(v, jr, y) \ 244f91e65a7SUlises Cardenas (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_GROUP2(v) + y * 16) 2450200020bSRaul Cardenas /* Secure memory access group 1 register */ 246f91e65a7SUlises Cardenas #define CAAM_SMAG1JR(v, jr, y) \ 247f91e65a7SUlises Cardenas (JR_BASE_ADDR(jr) + SM_OFFSET(v) + SM_GROUP1(v) + y * 16) 2480200020bSRaul Cardenas 2490200020bSRaul Cardenas /* Commands and macros for secure memory */ 250f91e65a7SUlises Cardenas #define SM_CMD(v) (v == 1 ? 0x0 : 0x1E4) 251f91e65a7SUlises Cardenas #define SM_STATUS(v) (v == 1 ? 0x8 : 0x1EC) 252f91e65a7SUlises Cardenas #define SM_PERM(v) (v == 1 ? 0x10 : 0x4) 253f91e65a7SUlises Cardenas #define SM_GROUP2(v) (v == 1 ? 0x14 : 0x8) 254f91e65a7SUlises Cardenas #define SM_GROUP1(v) (v == 1 ? 0x18 : 0xC) 2550200020bSRaul Cardenas #define CMD_PAGE_ALLOC 0x1 2560200020bSRaul Cardenas #define CMD_PAGE_DEALLOC 0x2 2570200020bSRaul Cardenas #define CMD_PART_DEALLOC 0x3 2580200020bSRaul Cardenas #define CMD_INQUIRY 0x5 2590200020bSRaul Cardenas #define CMD_COMPLETE (3 << 14) 2600200020bSRaul Cardenas #define PAGE_AVAILABLE 0 2610200020bSRaul Cardenas #define PAGE_OWNED (3 << 6) 2620200020bSRaul Cardenas #define PAGE(x) (x << 16) 2630200020bSRaul Cardenas #define PARTITION(x) (x << 8) 2640200020bSRaul Cardenas #define PARTITION_OWNER(x) (0x3 << (x*2)) 2650200020bSRaul Cardenas 2660200020bSRaul Cardenas /* Address of secure 4kbyte pages */ 2670200020bSRaul Cardenas #define SEC_MEM_PAGE0 CAAM_ARB_BASE_ADDR 2680200020bSRaul Cardenas #define SEC_MEM_PAGE1 (CAAM_ARB_BASE_ADDR + 0x1000) 2690200020bSRaul Cardenas #define SEC_MEM_PAGE2 (CAAM_ARB_BASE_ADDR + 0x2000) 2700200020bSRaul Cardenas #define SEC_MEM_PAGE3 (CAAM_ARB_BASE_ADDR + 0x3000) 2710200020bSRaul Cardenas 2720200020bSRaul Cardenas #define JR_MID 2 /* Matches ROM configuration */ 2730200020bSRaul Cardenas #define KS_G1 (1 << JR_MID) /* CAAM only */ 2740200020bSRaul Cardenas #define PERM 0x0000B008 /* Clear on release, lock SMAP 2750200020bSRaul Cardenas * lock SMAG group 1 Blob */ 2760200020bSRaul Cardenas 2770200020bSRaul Cardenas #define BLOB_SIZE(x) (x + 32 + 16) /* Blob buffer size */ 2780200020bSRaul Cardenas 2790200020bSRaul Cardenas /* HAB WRAPPED KEY header */ 2800200020bSRaul Cardenas #define WRP_HDR_SIZE 0x08 2810200020bSRaul Cardenas #define HDR_TAG 0x81 2820200020bSRaul Cardenas #define HDR_PAR 0x41 2830200020bSRaul Cardenas /* HAB WRAPPED KEY Data */ 2840200020bSRaul Cardenas #define HAB_MOD 0x66 2850200020bSRaul Cardenas #define HAB_ALG 0x55 2860200020bSRaul Cardenas #define HAB_FLG 0x00 2870200020bSRaul Cardenas 2880200020bSRaul Cardenas /* Partition and Page IDs */ 2890200020bSRaul Cardenas #define PARTITION_1 1 2900200020bSRaul Cardenas #define PAGE_1 1 2910200020bSRaul Cardenas 2920200020bSRaul Cardenas #define ERROR_IN_PAGE_ALLOC 1 2930200020bSRaul Cardenas #define ECONSTRJDESC -1 2940200020bSRaul Cardenas 2950200020bSRaul Cardenas #endif 2960200020bSRaul Cardenas 2970200020bSRaul Cardenas /* blob_dek: 2980200020bSRaul Cardenas * Encapsulates the src in a secure blob and stores it dst 2990200020bSRaul Cardenas * @src: reference to the plaintext 3000200020bSRaul Cardenas * @dst: reference to the output adrress 3010200020bSRaul Cardenas * @len: size in bytes of src 3020200020bSRaul Cardenas * @return: 0 on success, error otherwise 3030200020bSRaul Cardenas */ 3040200020bSRaul Cardenas int blob_dek(const u8 *src, u8 *dst, u8 len); 3050200020bSRaul Cardenas 306*4fd64746SYork Sun #if defined(CONFIG_ARCH_C29X) 30776394c9cSAlex Porosanu int sec_init_idx(uint8_t); 30876394c9cSAlex Porosanu #endif 30976394c9cSAlex Porosanu int sec_init(void); 31048ef0d2aSRuchika Gupta #endif 31148ef0d2aSRuchika Gupta 31248ef0d2aSRuchika Gupta #endif /* __FSL_SEC_H */ 313