1*48ef0d2aSRuchika Gupta /* 2*48ef0d2aSRuchika Gupta * Common internal memory map for some Freescale SoCs 3*48ef0d2aSRuchika Gupta * 4*48ef0d2aSRuchika Gupta * Copyright 2014 Freescale Semiconductor, Inc. 5*48ef0d2aSRuchika Gupta * 6*48ef0d2aSRuchika Gupta */ 7*48ef0d2aSRuchika Gupta 8*48ef0d2aSRuchika Gupta #ifndef __FSL_SEC_H 9*48ef0d2aSRuchika Gupta #define __FSL_SEC_H 10*48ef0d2aSRuchika Gupta 11*48ef0d2aSRuchika Gupta #include <common.h> 12*48ef0d2aSRuchika Gupta #include <asm/io.h> 13*48ef0d2aSRuchika Gupta 14*48ef0d2aSRuchika Gupta /* Security Engine Block (MS = Most Sig., LS = Least Sig.) */ 15*48ef0d2aSRuchika Gupta #if CONFIG_SYS_FSL_SEC_COMPAT >= 4 16*48ef0d2aSRuchika Gupta typedef struct ccsr_sec { 17*48ef0d2aSRuchika Gupta u32 res0; 18*48ef0d2aSRuchika Gupta u32 mcfgr; /* Master CFG Register */ 19*48ef0d2aSRuchika Gupta u8 res1[0x4]; 20*48ef0d2aSRuchika Gupta u32 scfgr; 21*48ef0d2aSRuchika Gupta struct { 22*48ef0d2aSRuchika Gupta u32 ms; /* Job Ring LIODN Register, MS */ 23*48ef0d2aSRuchika Gupta u32 ls; /* Job Ring LIODN Register, LS */ 24*48ef0d2aSRuchika Gupta } jrliodnr[4]; 25*48ef0d2aSRuchika Gupta u8 res2[0x2c]; 26*48ef0d2aSRuchika Gupta u32 jrstartr; /* Job Ring Start Register */ 27*48ef0d2aSRuchika Gupta struct { 28*48ef0d2aSRuchika Gupta u32 ms; /* RTIC LIODN Register, MS */ 29*48ef0d2aSRuchika Gupta u32 ls; /* RTIC LIODN Register, LS */ 30*48ef0d2aSRuchika Gupta } rticliodnr[4]; 31*48ef0d2aSRuchika Gupta u8 res3[0x1c]; 32*48ef0d2aSRuchika Gupta u32 decorr; /* DECO Request Register */ 33*48ef0d2aSRuchika Gupta struct { 34*48ef0d2aSRuchika Gupta u32 ms; /* DECO LIODN Register, MS */ 35*48ef0d2aSRuchika Gupta u32 ls; /* DECO LIODN Register, LS */ 36*48ef0d2aSRuchika Gupta } decoliodnr[8]; 37*48ef0d2aSRuchika Gupta u8 res4[0x40]; 38*48ef0d2aSRuchika Gupta u32 dar; /* DECO Avail Register */ 39*48ef0d2aSRuchika Gupta u32 drr; /* DECO Reset Register */ 40*48ef0d2aSRuchika Gupta u8 res5[0xe78]; 41*48ef0d2aSRuchika Gupta u32 crnr_ms; /* CHA Revision Number Register, MS */ 42*48ef0d2aSRuchika Gupta u32 crnr_ls; /* CHA Revision Number Register, LS */ 43*48ef0d2aSRuchika Gupta u32 ctpr_ms; /* Compile Time Parameters Register, MS */ 44*48ef0d2aSRuchika Gupta u32 ctpr_ls; /* Compile Time Parameters Register, LS */ 45*48ef0d2aSRuchika Gupta u8 res6[0x10]; 46*48ef0d2aSRuchika Gupta u32 far_ms; /* Fault Address Register, MS */ 47*48ef0d2aSRuchika Gupta u32 far_ls; /* Fault Address Register, LS */ 48*48ef0d2aSRuchika Gupta u32 falr; /* Fault Address LIODN Register */ 49*48ef0d2aSRuchika Gupta u32 fadr; /* Fault Address Detail Register */ 50*48ef0d2aSRuchika Gupta u8 res7[0x4]; 51*48ef0d2aSRuchika Gupta u32 csta; /* CAAM Status Register */ 52*48ef0d2aSRuchika Gupta u8 res8[0x8]; 53*48ef0d2aSRuchika Gupta u32 rvid; /* Run Time Integrity Checking Version ID Reg.*/ 54*48ef0d2aSRuchika Gupta u32 ccbvid; /* CHA Cluster Block Version ID Register */ 55*48ef0d2aSRuchika Gupta u32 chavid_ms; /* CHA Version ID Register, MS */ 56*48ef0d2aSRuchika Gupta u32 chavid_ls; /* CHA Version ID Register, LS */ 57*48ef0d2aSRuchika Gupta u32 chanum_ms; /* CHA Number Register, MS */ 58*48ef0d2aSRuchika Gupta u32 chanum_ls; /* CHA Number Register, LS */ 59*48ef0d2aSRuchika Gupta u32 secvid_ms; /* SEC Version ID Register, MS */ 60*48ef0d2aSRuchika Gupta u32 secvid_ls; /* SEC Version ID Register, LS */ 61*48ef0d2aSRuchika Gupta u8 res9[0x6020]; 62*48ef0d2aSRuchika Gupta u32 qilcr_ms; /* Queue Interface LIODN CFG Register, MS */ 63*48ef0d2aSRuchika Gupta u32 qilcr_ls; /* Queue Interface LIODN CFG Register, LS */ 64*48ef0d2aSRuchika Gupta u8 res10[0x8fd8]; 65*48ef0d2aSRuchika Gupta } ccsr_sec_t; 66*48ef0d2aSRuchika Gupta 67*48ef0d2aSRuchika Gupta #define SEC_CTPR_MS_AXI_LIODN 0x08000000 68*48ef0d2aSRuchika Gupta #define SEC_CTPR_MS_QI 0x02000000 69*48ef0d2aSRuchika Gupta #define SEC_CTPR_MS_VIRT_EN_INCL 0x00000001 70*48ef0d2aSRuchika Gupta #define SEC_CTPR_MS_VIRT_EN_POR 0x00000002 71*48ef0d2aSRuchika Gupta #define SEC_RVID_MA 0x0f000000 72*48ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_JRNUM_MASK 0xf0000000 73*48ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_JRNUM_SHIFT 28 74*48ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_DECONUM_MASK 0x0f000000 75*48ef0d2aSRuchika Gupta #define SEC_CHANUM_MS_DECONUM_SHIFT 24 76*48ef0d2aSRuchika Gupta #define SEC_SECVID_MS_IPID_MASK 0xffff0000 77*48ef0d2aSRuchika Gupta #define SEC_SECVID_MS_IPID_SHIFT 16 78*48ef0d2aSRuchika Gupta #define SEC_SECVID_MS_MAJ_REV_MASK 0x0000ff00 79*48ef0d2aSRuchika Gupta #define SEC_SECVID_MS_MAJ_REV_SHIFT 8 80*48ef0d2aSRuchika Gupta #define SEC_CCBVID_ERA_MASK 0xff000000 81*48ef0d2aSRuchika Gupta #define SEC_CCBVID_ERA_SHIFT 24 82*48ef0d2aSRuchika Gupta #define SEC_SCFGR_RDBENABLE 0x00000400 83*48ef0d2aSRuchika Gupta #define SEC_SCFGR_VIRT_EN 0x00008000 84*48ef0d2aSRuchika Gupta #define SEC_CHAVID_LS_RNG_SHIFT 16 85*48ef0d2aSRuchika Gupta #define SEC_CHAVID_RNG_LS_MASK 0x000f0000 86*48ef0d2aSRuchika Gupta #endif 87*48ef0d2aSRuchika Gupta 88*48ef0d2aSRuchika Gupta #endif /* __FSL_SEC_H */ 89