xref: /openbmc/u-boot/include/fsl_memac.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2cd348efaSShaohui Xie /*
3cd348efaSShaohui Xie  * Copyright 2012 Freescale Semiconductor, Inc.
4cd348efaSShaohui Xie  *	Roy Zang <tie-fei.zang@freescale.com>
5cd348efaSShaohui Xie  */
6cd348efaSShaohui Xie 
7cd348efaSShaohui Xie #ifndef __MEMAC_H__
8cd348efaSShaohui Xie #define __MEMAC_H__
9cd348efaSShaohui Xie 
10cd348efaSShaohui Xie #include <phy.h>
11cd348efaSShaohui Xie 
12cd348efaSShaohui Xie struct memac {
13cd348efaSShaohui Xie 	/* memac general control and status registers */
14cd348efaSShaohui Xie 	u32	res_0[2];
15cd348efaSShaohui Xie 	u32	command_config;	/* Control and configuration register */
16cd348efaSShaohui Xie 	u32	mac_addr_0;	/* Lower 32 bits of 48-bit MAC address */
17cd348efaSShaohui Xie 	u32	mac_addr_1;	/* Upper 16 bits of 48-bit MAC address */
18cd348efaSShaohui Xie 	u32	maxfrm;		/* Maximum frame length register */
19cd348efaSShaohui Xie 	u32	res_18[5];
20cd348efaSShaohui Xie 	u32	hashtable_ctrl;	/* Hash table control register */
21cd348efaSShaohui Xie 	u32	res_30[4];
22cd348efaSShaohui Xie 	u32	ievent;		/* Interrupt event register */
23cd348efaSShaohui Xie 	u32	tx_ipg_length;	/* Transmitter inter-packet-gap register */
24cd348efaSShaohui Xie 	u32	res_48;
25cd348efaSShaohui Xie 	u32	imask;		/* interrupt mask register */
26cd348efaSShaohui Xie 	u32	res_50;
27cd348efaSShaohui Xie 	u32	cl_pause_quanta[4]; /* CL01-CL67 pause quanta register */
28cd348efaSShaohui Xie 	u32	cl_pause_thresh[4]; /* CL01-CL67 pause thresh register */
29cd348efaSShaohui Xie 	u32	rx_pause_status;	/* Receive pause status register */
30cd348efaSShaohui Xie 	u32	res_78[2];
31cd348efaSShaohui Xie 	u32	mac_addr[14];	/* MAC address */
32cd348efaSShaohui Xie 	u32	lpwake_timer;	/* EEE low power wakeup timer register */
33cd348efaSShaohui Xie 	u32	sleep_timer;	/* Transmit EEE Low Power Timer register */
34cd348efaSShaohui Xie 	u32	res_c0[8];
35cd348efaSShaohui Xie 	u32	statn_config;	/* Statistics configuration register */
36cd348efaSShaohui Xie 	u32	res_e4[7];
37cd348efaSShaohui Xie 
38cd348efaSShaohui Xie 	/* memac statistics counter registers */
39cd348efaSShaohui Xie 	u32	rx_eoct_l;	/* Rx ethernet octests lower */
40cd348efaSShaohui Xie 	u32	rx_eoct_u;	/* Rx ethernet octests upper */
41cd348efaSShaohui Xie 	u32	rx_oct_l;	/* Rx octests lower */
42cd348efaSShaohui Xie 	u32	rx_oct_u;	/* Rx octests upper */
43cd348efaSShaohui Xie 	u32	rx_align_err_l;	/* Rx alignment error lower */
44cd348efaSShaohui Xie 	u32	rx_align_err_u;	/* Rx alignment error upper */
45cd348efaSShaohui Xie 	u32	rx_pause_frame_l; /* Rx valid pause frame upper */
46cd348efaSShaohui Xie 	u32	rx_pause_frame_u; /* Rx valid pause frame upper */
47cd348efaSShaohui Xie 	u32	rx_frame_l;	/* Rx frame counter lower */
48cd348efaSShaohui Xie 	u32	rx_frame_u;	/* Rx frame counter upper */
49cd348efaSShaohui Xie 	u32	rx_frame_crc_err_l; /* Rx frame check sequence error lower */
50cd348efaSShaohui Xie 	u32	rx_frame_crc_err_u; /* Rx frame check sequence error upper */
51cd348efaSShaohui Xie 	u32	rx_vlan_l;	/* Rx VLAN frame lower */
52cd348efaSShaohui Xie 	u32	rx_vlan_u;	/* Rx VLAN frame upper */
53cd348efaSShaohui Xie 	u32	rx_err_l;	/* Rx frame error lower */
54cd348efaSShaohui Xie 	u32	rx_err_u;	/* Rx frame error upper */
55cd348efaSShaohui Xie 	u32	rx_uni_l;	/* Rx unicast frame lower */
56cd348efaSShaohui Xie 	u32	rx_uni_u;	/* Rx unicast frame upper */
57cd348efaSShaohui Xie 	u32	rx_multi_l;	/* Rx multicast frame lower */
58cd348efaSShaohui Xie 	u32	rx_multi_u;	/* Rx multicast frame upper */
59cd348efaSShaohui Xie 	u32	rx_brd_l;	/* Rx broadcast frame lower */
60cd348efaSShaohui Xie 	u32	rx_brd_u;	/* Rx broadcast frame upper */
61cd348efaSShaohui Xie 	u32	rx_drop_l;	/* Rx dropped packets lower */
62cd348efaSShaohui Xie 	u32	rx_drop_u;	/* Rx dropped packets upper */
63cd348efaSShaohui Xie 	u32	rx_pkt_l;	/* Rx packets lower */
64cd348efaSShaohui Xie 	u32	rx_pkt_u;	/* Rx packets upper */
65cd348efaSShaohui Xie 	u32	rx_undsz_l;	/* Rx undersized packet lower */
66cd348efaSShaohui Xie 	u32	rx_undsz_u;	/* Rx undersized packet upper */
67cd348efaSShaohui Xie 	u32	rx_64_l;	/* Rx 64 oct packet lower */
68cd348efaSShaohui Xie 	u32	rx_64_u;	/* Rx 64 oct packet upper */
69cd348efaSShaohui Xie 	u32	rx_127_l;	/* Rx 65 to 127 oct packet lower */
70cd348efaSShaohui Xie 	u32	rx_127_u;	/* Rx 65 to 127 oct packet upper */
71cd348efaSShaohui Xie 	u32	rx_255_l;	/* Rx 128 to 255 oct packet lower */
72cd348efaSShaohui Xie 	u32	rx_255_u;	/* Rx 128 to 255 oct packet upper */
73cd348efaSShaohui Xie 	u32	rx_511_l;	/* Rx 256 to 511 oct packet lower */
74cd348efaSShaohui Xie 	u32	rx_511_u;	/* Rx 256 to 511 oct packet upper */
75cd348efaSShaohui Xie 	u32	rx_1023_l;	/* Rx 512 to 1023 oct packet lower */
76cd348efaSShaohui Xie 	u32	rx_1023_u;	/* Rx 512 to 1023 oct packet upper */
77cd348efaSShaohui Xie 	u32	rx_1518_l;	/* Rx 1024 to 1518 oct packet lower */
78cd348efaSShaohui Xie 	u32	rx_1518_u;	/* Rx 1024 to 1518 oct packet upper */
79cd348efaSShaohui Xie 	u32	rx_1519_l;	/* Rx 1519 to max oct packet lower */
80cd348efaSShaohui Xie 	u32	rx_1519_u;	/* Rx 1519 to max oct packet upper */
81cd348efaSShaohui Xie 	u32	rx_oversz_l;	/* Rx oversized packet lower */
82cd348efaSShaohui Xie 	u32	rx_oversz_u;	/* Rx oversized packet upper */
83cd348efaSShaohui Xie 	u32	rx_jabber_l;	/* Rx Jabber packet lower */
84cd348efaSShaohui Xie 	u32	rx_jabber_u;	/* Rx Jabber packet upper */
85cd348efaSShaohui Xie 	u32	rx_frag_l;	/* Rx Fragment packet lower */
86cd348efaSShaohui Xie 	u32	rx_frag_u;	/* Rx Fragment packet upper */
87cd348efaSShaohui Xie 	u32	rx_cnp_l;	/* Rx control packet lower */
88cd348efaSShaohui Xie 	u32	rx_cnp_u;	/* Rx control packet upper */
89cd348efaSShaohui Xie 	u32	rx_drntp_l;	/* Rx dripped not truncated packet lower */
90cd348efaSShaohui Xie 	u32	rx_drntp_u;	/* Rx dripped not truncated packet upper */
91cd348efaSShaohui Xie 	u32	res_1d0[0xc];
92cd348efaSShaohui Xie 
93cd348efaSShaohui Xie 	u32	tx_eoct_l;	/* Tx ethernet octests lower */
94cd348efaSShaohui Xie 	u32	tx_eoct_u;	/* Tx ethernet octests upper */
95cd348efaSShaohui Xie 	u32	tx_oct_l;	/* Tx octests lower */
96cd348efaSShaohui Xie 	u32	tx_oct_u;	/* Tx octests upper */
97cd348efaSShaohui Xie 	u32	res_210[0x2];
98cd348efaSShaohui Xie 	u32	tx_pause_frame_l; /* Tx valid pause frame lower */
99cd348efaSShaohui Xie 	u32	tx_pause_frame_u; /* Tx valid pause frame upper */
100cd348efaSShaohui Xie 	u32	tx_frame_l;	/* Tx frame counter lower */
101cd348efaSShaohui Xie 	u32	tx_frame_u;	/* Tx frame counter upper */
102cd348efaSShaohui Xie 	u32	tx_frame_crc_err_l; /* Tx frame check sequence error lower */
103cd348efaSShaohui Xie 	u32	tx_frame_crc_err_u; /* Tx frame check sequence error upper */
104cd348efaSShaohui Xie 	u32	tx_vlan_l;	/* Tx VLAN frame lower */
105cd348efaSShaohui Xie 	u32	tx_vlan_u;	/* Tx VLAN frame upper */
106cd348efaSShaohui Xie 	u32	tx_frame_err_l;	/* Tx frame error lower */
107cd348efaSShaohui Xie 	u32	tx_frame_err_u;	/* Tx frame error upper */
108cd348efaSShaohui Xie 	u32	tx_uni_l;	/* Tx unicast frame lower */
109cd348efaSShaohui Xie 	u32	tx_uni_u;	/* Tx unicast frame upper */
110cd348efaSShaohui Xie 	u32	tx_multi_l;	/* Tx multicast frame lower */
111cd348efaSShaohui Xie 	u32	tx_multi_u;	/* Tx multicast frame upper */
112cd348efaSShaohui Xie 	u32	tx_brd_l;	/* Tx broadcast frame lower */
113cd348efaSShaohui Xie 	u32	tx_brd_u;	/* Tx broadcast frame upper */
114cd348efaSShaohui Xie 	u32	res_258[0x2];
115cd348efaSShaohui Xie 	u32	tx_pkt_l;	/* Tx packets lower */
116cd348efaSShaohui Xie 	u32	tx_pkt_u;	/* Tx packets upper */
117cd348efaSShaohui Xie 	u32	tx_undsz_l;	/* Tx undersized packet lower */
118cd348efaSShaohui Xie 	u32	tx_undsz_u;	/* Tx undersized packet upper */
119cd348efaSShaohui Xie 	u32	tx_64_l;	/* Tx 64 oct packet lower */
120cd348efaSShaohui Xie 	u32	tx_64_u;	/* Tx 64 oct packet upper */
121cd348efaSShaohui Xie 	u32	tx_127_l;	/* Tx 65 to 127 oct packet lower */
122cd348efaSShaohui Xie 	u32	tx_127_u;	/* Tx 65 to 127 oct packet upper */
123cd348efaSShaohui Xie 	u32	tx_255_l;	/* Tx 128 to 255 oct packet lower */
124cd348efaSShaohui Xie 	u32	tx_255_u;	/* Tx 128 to 255 oct packet upper */
125cd348efaSShaohui Xie 	u32	tx_511_l;	/* Tx 256 to 511 oct packet lower */
126cd348efaSShaohui Xie 	u32	tx_511_u;	/* Tx 256 to 511 oct packet upper */
127cd348efaSShaohui Xie 	u32	tx_1023_l;	/* Tx 512 to 1023 oct packet lower */
128cd348efaSShaohui Xie 	u32	tx_1023_u;	/* Tx 512 to 1023 oct packet upper */
129cd348efaSShaohui Xie 	u32	tx_1518_l;	/* Tx 1024 to 1518 oct packet lower */
130cd348efaSShaohui Xie 	u32	tx_1518_u;	/* Tx 1024 to 1518 oct packet upper */
131cd348efaSShaohui Xie 	u32	tx_1519_l;	/* Tx 1519 to max oct packet lower */
132cd348efaSShaohui Xie 	u32	tx_1519_u;	/* Tx 1519 to max oct packet upper */
133cd348efaSShaohui Xie 	u32	res_2a8[0x6];
134cd348efaSShaohui Xie 	u32	tx_cnp_l;	/* Tx control packet lower */
135cd348efaSShaohui Xie 	u32	tx_cnp_u;	/* Tx control packet upper */
136cd348efaSShaohui Xie 	u32	res_2c8[0xe];
137cd348efaSShaohui Xie 
138cd348efaSShaohui Xie 	/* Line interface control register */
139cd348efaSShaohui Xie 	u32 if_mode;		/* interface mode control */
140cd348efaSShaohui Xie 	u32 if_status;		/* interface status */
141cd348efaSShaohui Xie 	u32 res_308[0xe];
142cd348efaSShaohui Xie 
143cd348efaSShaohui Xie 	/* HiGig/2 Register */
144cd348efaSShaohui Xie 	u32 hg_config;	/* HiGig2 control and configuration */
145cd348efaSShaohui Xie 	u32 res_344[0x3];
146cd348efaSShaohui Xie 	u32 hg_pause_quanta;	/* HiGig2 pause quanta */
147cd348efaSShaohui Xie 	u32 res_354[0x3];
148cd348efaSShaohui Xie 	u32 hg_pause_thresh;	/* HiGig2 pause quanta threshold */
149cd348efaSShaohui Xie 	u32 res_364[0x3];
150cd348efaSShaohui Xie 	u32 hgrx_pause_status;	/* HiGig2 rx pause quanta status */
151cd348efaSShaohui Xie 	u32 hg_fifos_status;	/* HiGig2 fifos status */
152cd348efaSShaohui Xie 	u32 rhm;	/* Rx HiGig2 message counter register */
153cd348efaSShaohui Xie 	u32 thm;/* Tx HiGig2 message counter register */
154cd348efaSShaohui Xie 	u32 res_380[0x320];
155cd348efaSShaohui Xie };
156cd348efaSShaohui Xie 
157cd348efaSShaohui Xie /* COMMAND_CONFIG - command and configuration register */
158cd348efaSShaohui Xie #define MEMAC_CMD_CFG_RX_EN		0x00000002 /* MAC Rx path enable */
159cd348efaSShaohui Xie #define MEMAC_CMD_CFG_TX_EN		0x00000001 /* MAC Tx path enable */
160cd348efaSShaohui Xie #define MEMAC_CMD_CFG_RXTX_EN	(MEMAC_CMD_CFG_RX_EN | MEMAC_CMD_CFG_TX_EN)
161cd348efaSShaohui Xie #define MEMAC_CMD_CFG_NO_LEN_CHK 0x20000 /* Payload length check disable */
162cd348efaSShaohui Xie 
163cd348efaSShaohui Xie /* HASHTABLE_CTRL - Hashtable control register */
164cd348efaSShaohui Xie #define HASHTABLE_CTRL_MCAST_EN	0x00000200 /* enable mulitcast Rx hash */
165cd348efaSShaohui Xie #define HASHTABLE_CTRL_ADDR_MASK	0x000001ff
166cd348efaSShaohui Xie 
167cd348efaSShaohui Xie /* TX_IPG_LENGTH - Transmit inter-packet gap length register */
168cd348efaSShaohui Xie #define TX_IPG_LENGTH_IPG_LEN_MASK	0x000003ff
169cd348efaSShaohui Xie 
170cd348efaSShaohui Xie /* IMASK - interrupt mask register */
171cd348efaSShaohui Xie #define IMASK_MDIO_SCAN_EVENT	0x00010000 /* MDIO scan event mask */
172cd348efaSShaohui Xie #define IMASK_MDIO_CMD_CMPL	0x00008000 /* MDIO cmd completion mask */
173cd348efaSShaohui Xie #define IMASK_REM_FAULT		0x00004000 /* remote fault mask */
174cd348efaSShaohui Xie #define IMASK_LOC_FAULT		0x00002000 /* local fault mask */
175cd348efaSShaohui Xie #define IMASK_TX_ECC_ER		0x00001000 /* Tx frame ECC error mask */
176cd348efaSShaohui Xie #define IMASK_TX_FIFO_UNFL	0x00000800 /* Tx FIFO underflow mask */
177cd348efaSShaohui Xie #define IMASK_TX_ER		0x00000200 /* Tx frame error mask */
178cd348efaSShaohui Xie #define IMASK_RX_FIFO_OVFL	0x00000100 /* Rx FIFO overflow mask */
179cd348efaSShaohui Xie #define IMASK_RX_ECC_ER		0x00000080 /* Rx frame ECC error mask */
180cd348efaSShaohui Xie #define IMASK_RX_JAB_FRM	0x00000040 /* Rx jabber frame mask */
181cd348efaSShaohui Xie #define IMASK_RX_OVRSZ_FRM	0x00000020 /* Rx oversized frame mask */
182cd348efaSShaohui Xie #define IMASK_RX_RUNT_FRM	0x00000010 /* Rx runt frame mask */
183cd348efaSShaohui Xie #define IMASK_RX_FRAG_FRM	0x00000008 /* Rx fragment frame mask */
184cd348efaSShaohui Xie #define IMASK_RX_LEN_ER		0x00000004 /* Rx payload length error mask */
185cd348efaSShaohui Xie #define IMASK_RX_CRC_ER		0x00000002 /* Rx CRC error mask */
186cd348efaSShaohui Xie #define IMASK_RX_ALIGN_ER	0x00000001 /* Rx alignment error mask */
187cd348efaSShaohui Xie 
188cd348efaSShaohui Xie #define IMASK_MASK_ALL		0x00000000
189cd348efaSShaohui Xie 
190cd348efaSShaohui Xie /* IEVENT - interrupt event register */
191cd348efaSShaohui Xie #define IEVENT_MDIO_SCAN_EVENT	0x00010000 /* MDIO scan event */
192cd348efaSShaohui Xie #define IEVENT_MDIO_CMD_CMPL	0x00008000 /* MDIO cmd completion */
193cd348efaSShaohui Xie #define IEVENT_REM_FAULT	0x00004000 /* remote fault */
194cd348efaSShaohui Xie #define IEVENT_LOC_FAULT	0x00002000 /* local fault */
195cd348efaSShaohui Xie #define IEVENT_TX_ECC_ER	0x00001000 /* Tx frame ECC error */
196cd348efaSShaohui Xie #define IEVENT_TX_FIFO_UNFL	0x00000800 /* Tx FIFO underflow */
197cd348efaSShaohui Xie #define IEVENT_TX_ER		0x00000200 /* Tx frame error */
198cd348efaSShaohui Xie #define IEVENT_RX_FIFO_OVFL	0x00000100 /* Rx FIFO overflow */
199cd348efaSShaohui Xie #define IEVENT_RX_ECC_ER	0x00000080 /* Rx frame ECC error */
200cd348efaSShaohui Xie #define IEVENT_RX_JAB_FRM	0x00000040 /* Rx jabber frame */
201cd348efaSShaohui Xie #define IEVENT_RX_OVRSZ_FRM	0x00000020 /* Rx oversized frame */
202cd348efaSShaohui Xie #define IEVENT_RX_RUNT_FRM	0x00000010 /* Rx runt frame */
203cd348efaSShaohui Xie #define IEVENT_RX_FRAG_FRM	0x00000008 /* Rx fragment frame */
204cd348efaSShaohui Xie #define IEVENT_RX_LEN_ER	0x00000004 /* Rx payload length error */
205cd348efaSShaohui Xie #define IEVENT_RX_CRC_ER	0x00000002 /* Rx CRC error */
206cd348efaSShaohui Xie #define IEVENT_RX_ALIGN_ER	0x00000001 /* Rx alignment error */
207cd348efaSShaohui Xie 
208cd348efaSShaohui Xie #define IEVENT_CLEAR_ALL	0xffffffff
209cd348efaSShaohui Xie 
210cd348efaSShaohui Xie /* IF_MODE - Interface Mode Register */
211cd348efaSShaohui Xie #define IF_MODE_EN_AUTO	0x00008000 /* 1 - Enable automatic speed selection */
212cd348efaSShaohui Xie #define IF_MODE_SETSP_100M	0x00000000 /* 00 - 100Mbps RGMII */
213cd348efaSShaohui Xie #define IF_MODE_SETSP_10M	0x00002000 /* 01 - 10Mbps RGMII */
214cd348efaSShaohui Xie #define IF_MODE_SETSP_1000M	0x00004000 /* 10 - 1000Mbps RGMII */
215cd348efaSShaohui Xie #define IF_MODE_SETSP_MASK	0x00006000 /* setsp mask bits */
216cd348efaSShaohui Xie #define IF_MODE_XGMII	0x00000000 /* 00- XGMII(10) interface mode */
217cd348efaSShaohui Xie #define IF_MODE_GMII		0x00000002 /* 10- GMII interface mode */
218cd348efaSShaohui Xie #define IF_MODE_MASK	0x00000003 /* mask for mode interface mode */
219cd348efaSShaohui Xie #define IF_MODE_RG		0x00000004 /* 1- RGMII */
220cd348efaSShaohui Xie #define IF_MODE_RM		0x00000008 /* 1- RGMII */
221cd348efaSShaohui Xie 
222cd348efaSShaohui Xie #define IF_DEFAULT	(IF_GMII)
223cd348efaSShaohui Xie 
224cd348efaSShaohui Xie /* Internal PHY Registers - SGMII */
225cd348efaSShaohui Xie #define PHY_SGMII_CR_PHY_RESET      0x8000
226cd348efaSShaohui Xie #define PHY_SGMII_CR_RESET_AN       0x0200
227cd348efaSShaohui Xie #define PHY_SGMII_CR_DEF_VAL        0x1140
228bead0880Sshaohui xie #define PHY_SGMII_IF_SPEED_GIGABIT  0x0008
229cd348efaSShaohui Xie #define PHY_SGMII_DEV_ABILITY_SGMII 0x4001
230cd348efaSShaohui Xie #define PHY_SGMII_IF_MODE_AN        0x0002
231cd348efaSShaohui Xie #define PHY_SGMII_IF_MODE_SGMII     0x0001
232cd348efaSShaohui Xie 
233cd348efaSShaohui Xie struct memac_mdio_controller {
234cd348efaSShaohui Xie 	u32	res0[0xc];
235cd348efaSShaohui Xie 	u32	mdio_stat;	/* MDIO configuration and status */
236cd348efaSShaohui Xie 	u32	mdio_ctl;	/* MDIO control */
237cd348efaSShaohui Xie 	u32	mdio_data;	/* MDIO data */
238cd348efaSShaohui Xie 	u32	mdio_addr;	/* MDIO address */
239cd348efaSShaohui Xie };
240cd348efaSShaohui Xie 
241cd348efaSShaohui Xie #define MDIO_STAT_CLKDIV(x)	(((x>>1) & 0xff) << 8)
242cd348efaSShaohui Xie #define MDIO_STAT_BSY		(1 << 0)
243cd348efaSShaohui Xie #define MDIO_STAT_RD_ER		(1 << 1)
244cd348efaSShaohui Xie #define MDIO_STAT_PRE		(1 << 5)
245cd348efaSShaohui Xie #define MDIO_STAT_ENC		(1 << 6)
246cd348efaSShaohui Xie #define MDIO_STAT_HOLD_15_CLK	(7 << 2)
247cd348efaSShaohui Xie #define MDIO_STAT_NEG		(1 << 23)
248cd348efaSShaohui Xie 
249cd348efaSShaohui Xie #define MDIO_CTL_DEV_ADDR(x)	(x & 0x1f)
250cd348efaSShaohui Xie #define MDIO_CTL_PORT_ADDR(x)	((x & 0x1f) << 5)
251cd348efaSShaohui Xie #define MDIO_CTL_PRE_DIS	(1 << 10)
252cd348efaSShaohui Xie #define MDIO_CTL_SCAN_EN	(1 << 11)
253cd348efaSShaohui Xie #define MDIO_CTL_POST_INC	(1 << 14)
254cd348efaSShaohui Xie #define MDIO_CTL_READ		(1 << 15)
255cd348efaSShaohui Xie 
256cd348efaSShaohui Xie #define MDIO_DATA(x)		(x & 0xffff)
257cd348efaSShaohui Xie #define MDIO_DATA_BSY		(1 << 31)
258cd348efaSShaohui Xie 
259cd348efaSShaohui Xie struct fsl_enet_mac;
260cd348efaSShaohui Xie 
261cd348efaSShaohui Xie void init_memac(struct fsl_enet_mac *mac, void *base, void *phyregs,
262cd348efaSShaohui Xie 		int max_rx_len);
263cd348efaSShaohui Xie 
264cd348efaSShaohui Xie #endif
265