xref: /openbmc/u-boot/include/fsl_dtsec.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
28225b2fdSShaohui Xie /*
38225b2fdSShaohui Xie  * Copyright 2009-2011 Freescale Semiconductor, Inc.
48225b2fdSShaohui Xie  */
58225b2fdSShaohui Xie 
68225b2fdSShaohui Xie #ifndef __DTSEC_H__
78225b2fdSShaohui Xie #define __DTSEC_H__
88225b2fdSShaohui Xie 
98225b2fdSShaohui Xie #include <asm/types.h>
108225b2fdSShaohui Xie 
118225b2fdSShaohui Xie struct dtsec {
128225b2fdSShaohui Xie 	u32	tsec_id;	/* controller ID and version */
138225b2fdSShaohui Xie 	u32	tsec_id2;	/* controller ID and configuration */
148225b2fdSShaohui Xie 	u32	ievent;		/* interrupt event */
158225b2fdSShaohui Xie 	u32	imask;		/* interrupt mask */
168225b2fdSShaohui Xie 	u32	res0;
178225b2fdSShaohui Xie 	u32	ecntrl;		/* ethernet control and configuration */
188225b2fdSShaohui Xie 	u32	ptv;		/* pause time value */
198225b2fdSShaohui Xie 	u32	tbipa;		/* TBI PHY address */
208225b2fdSShaohui Xie 	u32	res1[8];
218225b2fdSShaohui Xie 	u32	tctrl;		/* Transmit control register */
228225b2fdSShaohui Xie 	u32	res2[3];
238225b2fdSShaohui Xie 	u32	rctrl;		/* Receive control register */
248225b2fdSShaohui Xie 	u32	res3[11];
258225b2fdSShaohui Xie 	u32	igaddr[8];	/* Individual group address */
268225b2fdSShaohui Xie 	u32	gaddr[8];	/* group address */
278225b2fdSShaohui Xie 	u32	res4[16];
288225b2fdSShaohui Xie 	u32	maccfg1;	/* MAC configuration register 1 */
298225b2fdSShaohui Xie 	u32	maccfg2;	/* MAC configuration register 2 */
308225b2fdSShaohui Xie 	u32	ipgifg;		/* inter-packet/inter-frame gap */
318225b2fdSShaohui Xie 	u32	hafdup;		/* half-duplex control */
328225b2fdSShaohui Xie 	u32	maxfrm;		/* Maximum frame size */
338225b2fdSShaohui Xie 	u32	res5[3];
348225b2fdSShaohui Xie 	u32	miimcfg;	/* MII management configuration */
358225b2fdSShaohui Xie 	u32	miimcom;	/* MII management command */
368225b2fdSShaohui Xie 	u32	miimadd;	/* MII management address */
378225b2fdSShaohui Xie 	u32	miimcon;	/* MII management control */
388225b2fdSShaohui Xie 	u32	miimstat;	/* MII management status */
398225b2fdSShaohui Xie 	u32	miimind;	/* MII management indicator */
408225b2fdSShaohui Xie 	u32	res6;
418225b2fdSShaohui Xie 	u32	ifstat;		/* Interface status */
428225b2fdSShaohui Xie 	u32	macstnaddr1;	/* MAC station address 1 */
438225b2fdSShaohui Xie 	u32	macstnaddr2;	/* MAC station address 2 */
448225b2fdSShaohui Xie 	u32	res7[46];
458225b2fdSShaohui Xie 	/* transmit and receive counter */
468225b2fdSShaohui Xie 	u32	tr64;		/* Tx and Rx 64 bytes frame */
478225b2fdSShaohui Xie 	u32	tr127;		/* Tx and Rx 65 to 127 bytes frame */
488225b2fdSShaohui Xie 	u32	tr255;		/* Tx and Rx 128 to 255 bytes frame */
498225b2fdSShaohui Xie 	u32	tr511;		/* Tx and Rx 256 to 511 bytes frame */
508225b2fdSShaohui Xie 	u32	tr1k;		/* Tx and Rx 512 to 1023 bytes frame */
518225b2fdSShaohui Xie 	u32	trmax;		/* Tx and Rx 1024 to 1518 bytes frame */
528225b2fdSShaohui Xie 	u32	trmgv;		/* Tx and Rx 1519 to 1522 good VLAN frame */
538225b2fdSShaohui Xie 	/* receive counters */
548225b2fdSShaohui Xie 	u32	rbyt;		/* Receive byte counter */
558225b2fdSShaohui Xie 	u32	rpkt;		/* Receive packet counter */
568225b2fdSShaohui Xie 	u32	rfcs;		/* Receive FCS error */
578225b2fdSShaohui Xie 	u32	rmca;		/* Receive multicast packet */
588225b2fdSShaohui Xie 	u32	rbca;		/* Receive broadcast packet */
598225b2fdSShaohui Xie 	u32	rxcf;		/* Receive control frame */
608225b2fdSShaohui Xie 	u32	rxpf;		/* Receive pause frame */
618225b2fdSShaohui Xie 	u32	rxuo;		/* Receive unknown OP code */
628225b2fdSShaohui Xie 	u32	raln;		/* Receive alignment error */
638225b2fdSShaohui Xie 	u32	rflr;		/* Receive frame length error */
648225b2fdSShaohui Xie 	u32	rcde;		/* Receive code error */
658225b2fdSShaohui Xie 	u32	rcse;		/* Receive carrier sense error */
668225b2fdSShaohui Xie 	u32	rund;		/* Receive undersize packet */
678225b2fdSShaohui Xie 	u32	rovr;		/* Receive oversize packet */
688225b2fdSShaohui Xie 	u32	rfrg;		/* Receive fragments counter */
698225b2fdSShaohui Xie 	u32	rjbr;		/* Receive jabber counter */
708225b2fdSShaohui Xie 	u32	rdrp;		/* Receive drop counter */
718225b2fdSShaohui Xie 	/* transmit counters */
728225b2fdSShaohui Xie 	u32	tbyt;		/* Transmit byte counter */
738225b2fdSShaohui Xie 	u32	tpkt;		/* Transmit packet */
748225b2fdSShaohui Xie 	u32	tmca;		/* Transmit multicast packet */
758225b2fdSShaohui Xie 	u32	tbca;		/* Transmit broadcast packet */
768225b2fdSShaohui Xie 	u32	txpf;		/* Transmit pause control frame */
778225b2fdSShaohui Xie 	u32	tdfr;		/* Transmit deferral packet */
788225b2fdSShaohui Xie 	u32	tedf;		/* Transmit excessive deferral pkt */
798225b2fdSShaohui Xie 	u32	tscl;		/* Transmit single collision pkt */
808225b2fdSShaohui Xie 	u32	tmcl;		/* Transmit multiple collision pkt */
818225b2fdSShaohui Xie 	u32	tlcl;		/* Transmit late collision pkt */
828225b2fdSShaohui Xie 	u32	txcl;		/* Transmit excessive collision */
838225b2fdSShaohui Xie 	u32	tncl;		/* Transmit total collision */
848225b2fdSShaohui Xie 	u32	res8;
858225b2fdSShaohui Xie 	u32	tdrp;		/* Transmit drop frame */
868225b2fdSShaohui Xie 	u32	tjbr;		/* Transmit jabber frame */
878225b2fdSShaohui Xie 	u32	tfcs;		/* Transmit FCS error */
888225b2fdSShaohui Xie 	u32	txcf;		/* Transmit control frame */
898225b2fdSShaohui Xie 	u32	tovr;		/* Transmit oversize frame */
908225b2fdSShaohui Xie 	u32	tund;		/* Transmit undersize frame */
918225b2fdSShaohui Xie 	u32	tfrg;		/* Transmit fragments frame */
928225b2fdSShaohui Xie 	/* counter controls */
938225b2fdSShaohui Xie 	u32	car1;		/* carry register 1 */
948225b2fdSShaohui Xie 	u32	car2;		/* carry register 2 */
958225b2fdSShaohui Xie 	u32	cam1;		/* carry register 1 mask */
968225b2fdSShaohui Xie 	u32	cam2;		/* carry register 2 mask */
978225b2fdSShaohui Xie 	u32	res9[80];
988225b2fdSShaohui Xie };
998225b2fdSShaohui Xie 
1008225b2fdSShaohui Xie 
1018225b2fdSShaohui Xie /* TBI register addresses */
1028225b2fdSShaohui Xie #define TBI_CR			0x00
1038225b2fdSShaohui Xie #define TBI_SR			0x01
1048225b2fdSShaohui Xie #define TBI_ANA			0x04
1058225b2fdSShaohui Xie #define TBI_ANLPBPA		0x05
1068225b2fdSShaohui Xie #define TBI_ANEX		0x06
1078225b2fdSShaohui Xie #define TBI_TBICON		0x11
1088225b2fdSShaohui Xie 
1098225b2fdSShaohui Xie /* TBI MDIO register bit fields*/
1108225b2fdSShaohui Xie #define TBICON_CLK_SELECT	0x0020
1118225b2fdSShaohui Xie #define TBIANA_ASYMMETRIC_PAUSE 0x0100
1128225b2fdSShaohui Xie #define TBIANA_SYMMETRIC_PAUSE  0x0080
1138225b2fdSShaohui Xie #define TBIANA_HALF_DUPLEX	0x0040
1148225b2fdSShaohui Xie #define TBIANA_FULL_DUPLEX	0x0020
1158225b2fdSShaohui Xie #define TBICR_PHY_RESET		0x8000
1168225b2fdSShaohui Xie #define TBICR_ANEG_ENABLE	0x1000
1178225b2fdSShaohui Xie #define TBICR_RESTART_ANEG	0x0200
1188225b2fdSShaohui Xie #define TBICR_FULL_DUPLEX	0x0100
1198225b2fdSShaohui Xie #define TBICR_SPEED1_SET	0x0040
1208225b2fdSShaohui Xie 
1218225b2fdSShaohui Xie /* IEVENT - interrupt events register */
1228225b2fdSShaohui Xie #define IEVENT_BABR	0x80000000 /* Babbling receive error */
1238225b2fdSShaohui Xie #define IEVENT_RXC	0x40000000 /* pause control frame received */
1248225b2fdSShaohui Xie #define IEVENT_MSRO	0x04000000 /* MIB counter overflow */
1258225b2fdSShaohui Xie #define IEVENT_GTSC	0x02000000 /* Graceful transmit stop complete */
1268225b2fdSShaohui Xie #define IEVENT_BABT	0x01000000 /* Babbling transmit error */
1278225b2fdSShaohui Xie #define IEVENT_TXC	0x00800000 /* control frame transmitted */
1288225b2fdSShaohui Xie #define IEVENT_TXE	0x00400000 /* Transmit channel error */
1298225b2fdSShaohui Xie #define IEVENT_LC	0x00040000 /* Late collision occurred */
1308225b2fdSShaohui Xie #define IEVENT_CRL	0x00020000 /* Collision retry exceed limit */
1318225b2fdSShaohui Xie #define IEVENT_XFUN	0x00010000 /* Transmit FIFO underrun */
1328225b2fdSShaohui Xie #define IEVENT_ABRT	0x00008000 /* Transmit packet abort */
1338225b2fdSShaohui Xie #define IEVENT_MMRD	0x00000400 /* MII management read complete */
1348225b2fdSShaohui Xie #define IEVENT_MMWR	0x00000200 /* MII management write complete */
1358225b2fdSShaohui Xie #define IEVENT_GRSC	0x00000100 /* Graceful stop complete */
1368225b2fdSShaohui Xie #define IEVENT_TDPE	0x00000002 /* Internal data parity error on Tx */
1378225b2fdSShaohui Xie #define IEVENT_RDPE	0x00000001 /* Internal data parity error on Rx */
1388225b2fdSShaohui Xie 
1398225b2fdSShaohui Xie #define IEVENT_CLEAR_ALL	0xffffffff
1408225b2fdSShaohui Xie 
1418225b2fdSShaohui Xie /* IMASK - interrupt mask register */
1428225b2fdSShaohui Xie #define IMASK_BREN	0x80000000 /* Babbling receive enable */
1438225b2fdSShaohui Xie #define IMASK_RXCEN	0x40000000 /* receive control enable */
1448225b2fdSShaohui Xie #define IMASK_MSROEN	0x04000000 /* MIB counter overflow enable */
1458225b2fdSShaohui Xie #define IMASK_GTSCEN	0x02000000 /* Graceful Tx stop complete enable */
1468225b2fdSShaohui Xie #define IMASK_BTEN	0x01000000 /* Babbling transmit error enable */
1478225b2fdSShaohui Xie #define IMASK_TXCEN	0x00800000 /* control frame transmitted enable */
1488225b2fdSShaohui Xie #define IMASK_TXEEN	0x00400000 /* Transmit channel error enable */
1498225b2fdSShaohui Xie #define IMASK_LCEN	0x00040000 /* Late collision interrupt enable */
1508225b2fdSShaohui Xie #define IMASK_CRLEN	0x00020000 /* Collision retry exceed limit */
1518225b2fdSShaohui Xie #define IMASK_XFUNEN	0x00010000 /* Transmit FIFO underrun enable */
1528225b2fdSShaohui Xie #define IMASK_ABRTEN	0x00008000 /* Transmit packet abort enable */
1538225b2fdSShaohui Xie #define IMASK_MMRDEN	0x00000400 /* MII management read complete enable */
1548225b2fdSShaohui Xie #define IMASK_MMWREN	0x00000200 /* MII management write complete enable */
1558225b2fdSShaohui Xie #define IMASK_GRSCEN	0x00000100 /* Graceful stop complete interrupt enable */
1568225b2fdSShaohui Xie #define IMASK_TDPEEN	0x00000002 /* Internal data parity error on Tx enable */
1578225b2fdSShaohui Xie #define IMASK_RDPEEN	0x00000001 /* Internal data parity error on Rx enable */
1588225b2fdSShaohui Xie 
1598225b2fdSShaohui Xie #define IMASK_MASK_ALL	0x00000000
1608225b2fdSShaohui Xie 
1618225b2fdSShaohui Xie /* ECNTRL - ethernet control register */
1628225b2fdSShaohui Xie #define ECNTRL_CFG_RO	0x80000000 /* GMIIM, RPM, R100M, SGMIIM bits are RO */
1638225b2fdSShaohui Xie #define ECNTRL_CLRCNT	0x00004000 /* clear all statistics */
1648225b2fdSShaohui Xie #define ECNTRL_AUTOZ	0x00002000 /* auto zero MIB counter */
1658225b2fdSShaohui Xie #define ECNTRL_STEN	0x00001000 /* enable internal counters to update */
1668225b2fdSShaohui Xie #define ECNTRL_GMIIM	0x00000040 /* 1- GMII or RGMII interface mode */
1678225b2fdSShaohui Xie #define ECNTRL_TBIM	0x00000020 /* 1- Ten-bit interface mode */
1688225b2fdSShaohui Xie #define ECNTRL_RPM	0x00000010 /* 1- RGMII reduced-pin mode */
1698225b2fdSShaohui Xie #define ECNTRL_R100M	0x00000008 /* 1- RGMII 100 Mbps, SGMII 100 Mbps
1708225b2fdSShaohui Xie 				      0- RGMII 10 Mbps, SGMII 10 Mbps */
1718225b2fdSShaohui Xie #define ECNTRL_SGMIIM	0x00000002 /* 1- SGMII interface mode */
1728225b2fdSShaohui Xie #define ECNTRL_TBIM	0x00000020 /* 1- TBI Interface mode (for SGMII) */
1738225b2fdSShaohui Xie 
1748225b2fdSShaohui Xie #define ECNTRL_DEFAULT	(ECNTRL_TBIM | ECNTRL_R100M | ECNTRL_SGMIIM)
1758225b2fdSShaohui Xie 
1768225b2fdSShaohui Xie /* TCTRL - Transmit control register */
1778225b2fdSShaohui Xie #define TCTRL_THDF	0x00000800 /* Transmit half-duplex flow control */
1788225b2fdSShaohui Xie #define TCTRL_TTSE	0x00000040 /* Transmit time-stamp enable */
1798225b2fdSShaohui Xie #define TCTRL_GTS	0x00000020 /* Graceful transmit stop */
1808225b2fdSShaohui Xie #define TCTRL_RFC_PAUSE	0x00000010 /* Receive flow control pause frame */
1818225b2fdSShaohui Xie 
1828225b2fdSShaohui Xie /* RCTRL - Receive control register */
1838225b2fdSShaohui Xie #define RCTRL_PAL_MASK	0x001f0000 /* packet alignment padding length */
1848225b2fdSShaohui Xie #define RCTRL_PAL_SHIFT	16
1858225b2fdSShaohui Xie #define RCTRL_CFA	0x00008000 /* control frame accept enable */
1868225b2fdSShaohui Xie #define RCTRL_GHTX	0x00000800 /* group address hash table extend */
1878225b2fdSShaohui Xie #define RCTRL_RTSE	0x00000040 /* receive 1588 time-stamp enable */
1888225b2fdSShaohui Xie #define RCTRL_GRS	0x00000020 /* graceful receive stop */
1898225b2fdSShaohui Xie #define RCTRL_BC_REJ	0x00000010 /* broadcast frame reject */
1908225b2fdSShaohui Xie #define RCTRL_BC_MPROM	0x00000008 /* all multicast/broadcast frames received */
1918225b2fdSShaohui Xie #define RCTRL_RSF	0x00000004 /* receive short frame(17~63 bytes) enable */
1928225b2fdSShaohui Xie #define RCTRL_EMEN	0x00000002 /* Exact match MAC address enable */
1938225b2fdSShaohui Xie #define RCTRL_UPROM	0x00000001 /* all unicast frame received */
1948225b2fdSShaohui Xie 
1958225b2fdSShaohui Xie /* MACCFG1 - MAC configuration 1 register */
1968225b2fdSShaohui Xie #define MACCFG1_SOFT_RST	0x80000000 /* place the MAC in reset */
1978225b2fdSShaohui Xie #define MACCFG1_RST_RXMAC	0x00080000 /* reset receive MAC control block */
1988225b2fdSShaohui Xie #define MACCFG1_RST_TXMAC	0x00040000 /* reet transmit MAC control block */
1998225b2fdSShaohui Xie #define MACCFG1_RST_RXFUN	0x00020000 /* reset receive function block */
2008225b2fdSShaohui Xie #define MACCFG1_RST_TXFUN	0x00010000 /* reset transmit function block */
2018225b2fdSShaohui Xie #define MACCFG1_LOOPBACK	0x00000100 /* MAC loopback */
2028225b2fdSShaohui Xie #define MACCFG1_RX_FLOW		0x00000020 /* Receive flow */
2038225b2fdSShaohui Xie #define MACCFG1_TX_FLOW		0x00000010 /* Transmit flow */
2048225b2fdSShaohui Xie #define MACCFG1_SYNC_RXEN	0x00000008 /* Frame reception enabled */
2058225b2fdSShaohui Xie #define MACCFG1_RX_EN		0x00000004 /* Rx enable */
2068225b2fdSShaohui Xie #define MACCFG1_SYNC_TXEN	0x00000002 /* Frame transmission is enabled */
2078225b2fdSShaohui Xie #define MACCFG1_TX_EN		0x00000001 /* Tx enable */
2088225b2fdSShaohui Xie #define MACCFG1_RXTX_EN		(MACCFG1_RX_EN | MACCFG1_TX_EN)
2098225b2fdSShaohui Xie 
2108225b2fdSShaohui Xie /* MACCFG2 - MAC configuration 2 register */
2118225b2fdSShaohui Xie #define MACCFG2_PRE_LEN_MASK	0x0000f000 /* preamble length */
2128225b2fdSShaohui Xie #define MACCFG2_PRE_LEN(x)	((x << 12) & MACCFG2_PRE_LEN_MASK)
2138225b2fdSShaohui Xie #define MACCFG2_IF_MODE_MASK	0x00000300
2148225b2fdSShaohui Xie #define MACCFG2_IF_MODE_NIBBLE	0x00000100 /* MII, 10/100 Mbps MII/RMII */
2158225b2fdSShaohui Xie #define MACCFG2_IF_MODE_BYTE	0x00000200 /* GMII/TBI, 1000 GMII/TBI */
2168225b2fdSShaohui Xie #define MACCFG2_PRE_RX_EN	0x00000080 /* receive preamble enable */
2178225b2fdSShaohui Xie #define MACCFG2_PRE_TX_EN	0x00000040 /* tx preable enable */
2188225b2fdSShaohui Xie #define MACCFG2_HUGE_FRAME	0x00000020 /* >= max frame len enable */
2198225b2fdSShaohui Xie #define MACCFG2_LEN_CHECK	0x00000010 /* MAC check frame's length Rx */
2208225b2fdSShaohui Xie #define MACCFG2_MAG_EN		0x00000008 /* magic packet enable */
2218225b2fdSShaohui Xie #define MACCFG2_PAD_CRC		0x00000004 /* pad and append CRC */
2228225b2fdSShaohui Xie #define MACCFG2_CRC_EN		0x00000002 /* MAC appends a CRC on all frames */
2238225b2fdSShaohui Xie #define MACCFG2_FULL_DUPLEX	0x00000001 /* Full deplex mode */
2248225b2fdSShaohui Xie 
2258225b2fdSShaohui Xie struct fsl_enet_mac;
2268225b2fdSShaohui Xie 
2278225b2fdSShaohui Xie void init_dtsec(struct fsl_enet_mac *mac, void *base, void *phyregs,
2288225b2fdSShaohui Xie 		int max_rx_len);
2298225b2fdSShaohui Xie 
2308225b2fdSShaohui Xie #endif
231