xref: /openbmc/u-boot/include/faraday/ftsdmc021.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2b1196a3fSMacpaul Lin /*
3b1196a3fSMacpaul Lin  * (C) Copyright 2009 Faraday Technology
4b1196a3fSMacpaul Lin  * Po-Yu Chuang <ratbert@faraday-tech.com>
5b1196a3fSMacpaul Lin  *
6b1196a3fSMacpaul Lin  * (C) Copyright 2011 Andes Technology Corp
7b1196a3fSMacpaul Lin  * Macpaul Lin <macpaul@andestech.com>
8b1196a3fSMacpaul Lin  */
9b1196a3fSMacpaul Lin 
10b1196a3fSMacpaul Lin /*
11b1196a3fSMacpaul Lin  * FTSDMC021 - SDRAM Controller
12b1196a3fSMacpaul Lin  */
13b1196a3fSMacpaul Lin #ifndef __FTSDMC021_H
14b1196a3fSMacpaul Lin #define __FTSDMC021_H
15b1196a3fSMacpaul Lin 
16b1196a3fSMacpaul Lin #ifndef __ASSEMBLY__
17b1196a3fSMacpaul Lin struct ftsdmc021 {
18b1196a3fSMacpaul Lin 	unsigned int	tp1;		/* 0x00 - SDRAM Timing Parameter 1 */
19b1196a3fSMacpaul Lin 	unsigned int	tp2;		/* 0x04 - SDRAM Timing Parameter 2 */
20b1196a3fSMacpaul Lin 	unsigned int	cr1;		/* 0x08 - SDRAM Configuration Reg 1 */
21b1196a3fSMacpaul Lin 	unsigned int	cr2;		/* 0x0c - SDRAM Configuration Reg 2 */
22b1196a3fSMacpaul Lin 	unsigned int	bank0_bsr;	/* 0x10 - Ext. Bank Base/Size Reg 0 */
23b1196a3fSMacpaul Lin 	unsigned int	bank1_bsr;	/* 0x14 - Ext. Bank Base/Size Reg 1 */
24b1196a3fSMacpaul Lin 	unsigned int	bank2_bsr;	/* 0x18 - Ext. Bank Base/Size Reg 2 */
25b1196a3fSMacpaul Lin 	unsigned int	bank3_bsr;	/* 0x1c - Ext. Bank Base/Size Reg 3 */
26b1196a3fSMacpaul Lin 	unsigned int	bank4_bsr;	/* 0x20 - Ext. Bank Base/Size Reg 4 */
27b1196a3fSMacpaul Lin 	unsigned int	bank5_bsr;	/* 0x24 - Ext. Bank Base/Size Reg 5 */
28b1196a3fSMacpaul Lin 	unsigned int	bank6_bsr;	/* 0x28 - Ext. Bank Base/Size Reg 6 */
29b1196a3fSMacpaul Lin 	unsigned int	bank7_bsr;	/* 0x2c - Ext. Bank Base/Size Reg 7 */
30b1196a3fSMacpaul Lin 	unsigned int	ragr;		/* 0x30 - Read Arbitration Group Reg */
31b1196a3fSMacpaul Lin 	unsigned int	frr;		/* 0x34 - Flush Request Register */
32b1196a3fSMacpaul Lin 	unsigned int	ebisr;		/* 0x38 - EBI Support Register	*/
33b1196a3fSMacpaul Lin 	unsigned int	rsved[25];	/* 0x3c-0x9c - Reserved		*/
34b1196a3fSMacpaul Lin 	unsigned int	crr;		/* 0x100 - Controller Revision Reg */
35b1196a3fSMacpaul Lin 	unsigned int	cfr;		/* 0x104 - Controller Feature Reg */
36b1196a3fSMacpaul Lin };
37b1196a3fSMacpaul Lin #endif /* __ASSEMBLY__ */
38b1196a3fSMacpaul Lin 
39b1196a3fSMacpaul Lin /*
40b1196a3fSMacpaul Lin  * Timing Parameter 1 Register
41b1196a3fSMacpaul Lin  */
42b1196a3fSMacpaul Lin #define FTSDMC021_TP1_TCL(x)	((x) & 0x3)		/* CAS Latency */
43b1196a3fSMacpaul Lin #define FTSDMC021_TP1_TWR(x)	(((x) & 0x3) << 4)	/* W-Recovery Time */
44b1196a3fSMacpaul Lin #define FTSDMC021_TP1_TRF(x)	(((x) & 0xf) << 8)	/* Auto-Refresh Cycle */
45b1196a3fSMacpaul Lin #define FTSDMC021_TP1_TRCD(x)	(((x) & 0x7) << 12)	/* RAS-to-CAS Delay */
46b1196a3fSMacpaul Lin #define FTSDMC021_TP1_TRP(x)	(((x) & 0xf) << 16)	/* Precharge Cycle */
47b1196a3fSMacpaul Lin #define FTSDMC021_TP1_TRAS(x)	(((x) & 0xf) << 20)
48b1196a3fSMacpaul Lin 
49b1196a3fSMacpaul Lin /*
50b1196a3fSMacpaul Lin  * Timing Parameter 2 Register
51b1196a3fSMacpaul Lin  */
52b1196a3fSMacpaul Lin #define FTSDMC021_TP2_REF_INTV(x)	((x) & 0xffff)	/* Refresh interval */
53b1196a3fSMacpaul Lin /* b(16:19) - Initial Refresh Times */
54b1196a3fSMacpaul Lin #define FTSDMC021_TP2_INI_REFT(x)	(((x) & 0xf) << 16)
55b1196a3fSMacpaul Lin /* b(20:23) - Initial Pre-Charge Times */
56b1196a3fSMacpaul Lin #define FTSDMC021_TP2_INI_PREC(x)	(((x) & 0xf) << 20)
57b1196a3fSMacpaul Lin 
58b1196a3fSMacpaul Lin /*
59b1196a3fSMacpaul Lin  * SDRAM Configuration Register 1
60b1196a3fSMacpaul Lin  */
61b1196a3fSMacpaul Lin #define FTSDMC021_CR1_BNKSIZE(x)	((x) & 0xf)		/* Bank Size  */
62b1196a3fSMacpaul Lin #define FTSDMC021_CR1_MBW(x)		(((x) & 0x3) << 4)	/* Bus Width  */
63b1196a3fSMacpaul Lin #define FTSDMC021_CR1_DSZ(x)		(((x) & 0x7) << 8)	/* SDRAM Size */
64b1196a3fSMacpaul Lin #define FTSDMC021_CR1_DDW(x)		(((x) & 0x3) << 12)	/* Data Width */
65b1196a3fSMacpaul Lin /* b(16) MA2T: Double Memory Address Cycle Enable */
66b1196a3fSMacpaul Lin #define FTSDMC021_CR1_MA2T(x)		(1 << 16)
67b1196a3fSMacpaul Lin /* The value of b(0:3)CR1: 1M-512M, must be power of 2 */
68b1196a3fSMacpaul Lin #define FTSDMC021_BANK_SIZE(x)		(ffs(x) - 1)
69b1196a3fSMacpaul Lin 
70b1196a3fSMacpaul Lin /*
71b1196a3fSMacpaul Lin  * Configuration Register 2
72b1196a3fSMacpaul Lin  */
73b1196a3fSMacpaul Lin #define FTSDMC021_CR2_SREF	(1 << 0)	/* Self-Refresh Mode */
74b1196a3fSMacpaul Lin #define FTSDMC021_CR2_PWDN	(1 << 1)	/* Power Down Operation Mode */
75b1196a3fSMacpaul Lin #define FTSDMC021_CR2_ISMR	(1 << 2)	/* Start Set-Mode-Register */
76b1196a3fSMacpaul Lin #define FTSDMC021_CR2_IREF	(1 << 3)	/* Init Refresh Start Flag */
77b1196a3fSMacpaul Lin #define FTSDMC021_CR2_IPREC	(1 << 4)	/* Init Pre-Charge Start Flag */
78b1196a3fSMacpaul Lin #define FTSDMC021_CR2_REFTYPE	(1 << 5)
79b1196a3fSMacpaul Lin 
80b1196a3fSMacpaul Lin /*
81b1196a3fSMacpaul Lin  * SDRAM External Bank Base/Size Register
82b1196a3fSMacpaul Lin  */
83b1196a3fSMacpaul Lin #define FTSDMC021_BANK_ENABLE		(1 << 12)
84b1196a3fSMacpaul Lin 
85b1196a3fSMacpaul Lin /* 12-bit base address of external bank.
86b1196a3fSMacpaul Lin  * Default value is 0x800.
87b1196a3fSMacpaul Lin  * The 12-bit equals to the haddr[31:20] of AHB address bus. */
88b1196a3fSMacpaul Lin #define FTSDMC021_BANK_BASE(x)		((x) & 0xfff)
89b1196a3fSMacpaul Lin 
90b1196a3fSMacpaul Lin /*
91b1196a3fSMacpaul Lin  * Read Arbitration Grant Window Register
92b1196a3fSMacpaul Lin  */
93b1196a3fSMacpaul Lin #define FTSDMC021_RAGR_CH1GW(x)		(((x) & 0xff) << 0)
94b1196a3fSMacpaul Lin #define FTSDMC021_RAGR_CH2GW(x)		(((x) & 0xff) << 4)
95b1196a3fSMacpaul Lin #define FTSDMC021_RAGR_CH3GW(x)		(((x) & 0xff) << 8)
96b1196a3fSMacpaul Lin #define FTSDMC021_RAGR_CH4GW(x)		(((x) & 0xff) << 12)
97b1196a3fSMacpaul Lin #define FTSDMC021_RAGR_CH5GW(x)		(((x) & 0xff) << 16)
98b1196a3fSMacpaul Lin #define FTSDMC021_RAGR_CH6GW(x)		(((x) & 0xff) << 20)
99b1196a3fSMacpaul Lin #define FTSDMC021_RAGR_CH7GW(x)		(((x) & 0xff) << 24)
100b1196a3fSMacpaul Lin #define FTSDMC021_RAGR_CH8GW(x)		(((x) & 0xff) << 28)
101b1196a3fSMacpaul Lin 
102b1196a3fSMacpaul Lin /*
103b1196a3fSMacpaul Lin  * Flush Request Register
104b1196a3fSMacpaul Lin  */
105b1196a3fSMacpaul Lin #define FTSDMC021_FRR_FLUSHCHN(x)	(((x) & 0x7) << 0)
106b1196a3fSMacpaul Lin #define FTSDMC021_FRR_FLUSHCMPLT	(1 << 3)	/* Flush Req Flag */
107b1196a3fSMacpaul Lin 
108b1196a3fSMacpaul Lin /*
109b1196a3fSMacpaul Lin  * External Bus Interface Support Register (EBISR)
110b1196a3fSMacpaul Lin  */
111b1196a3fSMacpaul Lin #define FTSDMC021_EBISR_MR(x)		((x) & 0xfff)	/* Far-end mode	*/
112b1196a3fSMacpaul Lin #define FTSDMC021_EBISR_PRSMR		(1 << 12)	/* Pre-SMR	*/
113b1196a3fSMacpaul Lin #define FTSDMC021_EBISR_POPREC		(1 << 13)
114b1196a3fSMacpaul Lin #define FTSDMC021_EBISR_POSMR		(1 << 14)	/* Post-SMR	*/
115b1196a3fSMacpaul Lin 
116b1196a3fSMacpaul Lin /*
117b1196a3fSMacpaul Lin  * Controller Revision Register (CRR, Read Only)
118b1196a3fSMacpaul Lin  */
119b1196a3fSMacpaul Lin #define FTSDMC021_CRR_REV_VER		(((x) >> 0) & 0xff)
120b1196a3fSMacpaul Lin #define FTSDMC021_CRR_MINOR_VER		(((x) >> 8) & 0xff)
121b1196a3fSMacpaul Lin #define FTSDMC021_CRR_MAJOR_VER		(((x) >> 16) & 0xff)
122b1196a3fSMacpaul Lin 
123b1196a3fSMacpaul Lin /*
124b1196a3fSMacpaul Lin  * Controller Feature Register (CFR, Read Only)
125b1196a3fSMacpaul Lin  */
126b1196a3fSMacpaul Lin #define FTSDMC021_CFR_EBNK		(((x) >> 0) & 0xf)
127b1196a3fSMacpaul Lin #define FTSDMC021_CFR_CHN		(((x) >> 8) & 0xf)
128b1196a3fSMacpaul Lin #define FTSDMC021_CFR_EBI		(((x) >> 16) & 0x1)
129b1196a3fSMacpaul Lin #define FTSDMC021_CFR_CH1_FDEPTH	(((x) >> 24) & 0x1)
130b1196a3fSMacpaul Lin #define FTSDMC021_CFR_CH2_FDEPTH	(((x) >> 25) & 0x1)
131b1196a3fSMacpaul Lin #define FTSDMC021_CFR_CH3_FDEPTH	(((x) >> 26) & 0x1)
132b1196a3fSMacpaul Lin #define FTSDMC021_CFR_CH4_FDEPTH	(((x) >> 27) & 0x1)
133b1196a3fSMacpaul Lin #define FTSDMC021_CFR_CH5_FDEPTH	(((x) >> 28) & 0x1)
134b1196a3fSMacpaul Lin #define FTSDMC021_CFR_CH6_FDEPTH	(((x) >> 29) & 0x1)
135b1196a3fSMacpaul Lin #define FTSDMC021_CFR_CH7_FDEPTH	(((x) >> 30) & 0x1)
136b1196a3fSMacpaul Lin #define FTSDMC021_CFR_CH8_FDEPTH	(((x) >> 31) & 0x1)
137b1196a3fSMacpaul Lin 
138b1196a3fSMacpaul Lin #endif	/* __FTSDMC021_H */
139