xref: /openbmc/u-boot/include/exynos_lcd.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2baaa7dd7SNikita Kiryanov /*
3baaa7dd7SNikita Kiryanov  * exynos_lcd.h - Exynos LCD Controller structures
4baaa7dd7SNikita Kiryanov  *
5baaa7dd7SNikita Kiryanov  * (C) Copyright 2001
6baaa7dd7SNikita Kiryanov  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7baaa7dd7SNikita Kiryanov  */
8baaa7dd7SNikita Kiryanov 
9baaa7dd7SNikita Kiryanov #ifndef _EXYNOS_LCD_H_
10baaa7dd7SNikita Kiryanov #define _EXYNOS_LCD_H_
11baaa7dd7SNikita Kiryanov 
12baaa7dd7SNikita Kiryanov enum {
13baaa7dd7SNikita Kiryanov 	FIMD_RGB_INTERFACE = 1,
14baaa7dd7SNikita Kiryanov 	FIMD_CPU_INTERFACE = 2,
15baaa7dd7SNikita Kiryanov };
16baaa7dd7SNikita Kiryanov 
17baaa7dd7SNikita Kiryanov enum exynos_fb_rgb_mode_t {
18baaa7dd7SNikita Kiryanov 	MODE_RGB_P = 0,
19baaa7dd7SNikita Kiryanov 	MODE_BGR_P = 1,
20baaa7dd7SNikita Kiryanov 	MODE_RGB_S = 2,
21baaa7dd7SNikita Kiryanov 	MODE_BGR_S = 3,
22baaa7dd7SNikita Kiryanov };
23baaa7dd7SNikita Kiryanov 
24baaa7dd7SNikita Kiryanov typedef struct vidinfo {
25baaa7dd7SNikita Kiryanov 	ushort vl_col;		/* Number of columns (i.e. 640) */
26baaa7dd7SNikita Kiryanov 	ushort vl_row;		/* Number of rows (i.e. 480) */
27604c7d4aSHannes Petermaier 	ushort vl_rot;		/* Rotation of Display (0, 1, 2, 3) */
28baaa7dd7SNikita Kiryanov 	ushort vl_width;	/* Width of display area in millimeters */
29baaa7dd7SNikita Kiryanov 	ushort vl_height;	/* Height of display area in millimeters */
30baaa7dd7SNikita Kiryanov 
31baaa7dd7SNikita Kiryanov 	/* LCD configuration register */
32baaa7dd7SNikita Kiryanov 	u_char vl_freq;		/* Frequency */
33baaa7dd7SNikita Kiryanov 	u_char vl_clkp;		/* Clock polarity */
34baaa7dd7SNikita Kiryanov 	u_char vl_oep;		/* Output Enable polarity */
35baaa7dd7SNikita Kiryanov 	u_char vl_hsp;		/* Horizontal Sync polarity */
36baaa7dd7SNikita Kiryanov 	u_char vl_vsp;		/* Vertical Sync polarity */
37baaa7dd7SNikita Kiryanov 	u_char vl_dp;		/* Data polarity */
38baaa7dd7SNikita Kiryanov 	u_char vl_bpix;		/* Bits per pixel */
39baaa7dd7SNikita Kiryanov 
40baaa7dd7SNikita Kiryanov 	/* Horizontal control register. Timing from data sheet */
41baaa7dd7SNikita Kiryanov 	u_char vl_hspw;		/* Horz sync pulse width */
42baaa7dd7SNikita Kiryanov 	u_char vl_hfpd;		/* Wait before of line */
43baaa7dd7SNikita Kiryanov 	u_char vl_hbpd;		/* Wait end of line */
44baaa7dd7SNikita Kiryanov 
45baaa7dd7SNikita Kiryanov 	/* Vertical control register. */
46baaa7dd7SNikita Kiryanov 	u_char	vl_vspw;	/* Vertical sync pulse width */
47baaa7dd7SNikita Kiryanov 	u_char	vl_vfpd;	/* Wait before of frame */
48baaa7dd7SNikita Kiryanov 	u_char	vl_vbpd;	/* Wait end of frame */
49baaa7dd7SNikita Kiryanov 	u_char  vl_cmd_allow_len; /* Wait end of frame */
50baaa7dd7SNikita Kiryanov 
51baaa7dd7SNikita Kiryanov 	unsigned int win_id;
52baaa7dd7SNikita Kiryanov 	unsigned int init_delay;
53baaa7dd7SNikita Kiryanov 	unsigned int power_on_delay;
54baaa7dd7SNikita Kiryanov 	unsigned int reset_delay;
55baaa7dd7SNikita Kiryanov 	unsigned int interface_mode;
56baaa7dd7SNikita Kiryanov 	unsigned int mipi_enabled;
57baaa7dd7SNikita Kiryanov 	unsigned int dp_enabled;
58baaa7dd7SNikita Kiryanov 	unsigned int cs_setup;
59baaa7dd7SNikita Kiryanov 	unsigned int wr_setup;
60baaa7dd7SNikita Kiryanov 	unsigned int wr_act;
61baaa7dd7SNikita Kiryanov 	unsigned int wr_hold;
62baaa7dd7SNikita Kiryanov 	unsigned int logo_on;
63baaa7dd7SNikita Kiryanov 	unsigned int logo_width;
64baaa7dd7SNikita Kiryanov 	unsigned int logo_height;
65baaa7dd7SNikita Kiryanov 	int logo_x_offset;
66baaa7dd7SNikita Kiryanov 	int logo_y_offset;
67baaa7dd7SNikita Kiryanov 	unsigned long logo_addr;
68baaa7dd7SNikita Kiryanov 	unsigned int rgb_mode;
69baaa7dd7SNikita Kiryanov 	unsigned int resolution;
70baaa7dd7SNikita Kiryanov 
71baaa7dd7SNikita Kiryanov 	/* parent clock name(MPLL, EPLL or VPLL) */
72baaa7dd7SNikita Kiryanov 	unsigned int pclk_name;
73baaa7dd7SNikita Kiryanov 	/* ratio value for source clock from parent clock. */
74baaa7dd7SNikita Kiryanov 	unsigned int sclk_div;
75baaa7dd7SNikita Kiryanov 
76baaa7dd7SNikita Kiryanov 	unsigned int dual_lcd_enabled;
778b449a66SSimon Glass 	struct exynos_fb *reg;
78652d15c0SSimon Glass 	struct exynos_platform_mipi_dsim *dsim_platform_data_dt;
79baaa7dd7SNikita Kiryanov } vidinfo_t;
80baaa7dd7SNikita Kiryanov 
81baaa7dd7SNikita Kiryanov #endif
82