183d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2757bff49SJaehoon Chung /*
3757bff49SJaehoon Chung * (C) Copyright 2012 SAMSUNG Electronics
4757bff49SJaehoon Chung * Jaehoon Chung <jh80.chung@samsung.com>
5757bff49SJaehoon Chung */
6757bff49SJaehoon Chung
7757bff49SJaehoon Chung #ifndef __DWMMC_HW_H
8757bff49SJaehoon Chung #define __DWMMC_HW_H
9757bff49SJaehoon Chung
10757bff49SJaehoon Chung #include <asm/io.h>
11757bff49SJaehoon Chung #include <mmc.h>
12757bff49SJaehoon Chung
13757bff49SJaehoon Chung #define DWMCI_CTRL 0x000
14757bff49SJaehoon Chung #define DWMCI_PWREN 0x004
15757bff49SJaehoon Chung #define DWMCI_CLKDIV 0x008
16757bff49SJaehoon Chung #define DWMCI_CLKSRC 0x00C
17757bff49SJaehoon Chung #define DWMCI_CLKENA 0x010
18757bff49SJaehoon Chung #define DWMCI_TMOUT 0x014
19757bff49SJaehoon Chung #define DWMCI_CTYPE 0x018
20757bff49SJaehoon Chung #define DWMCI_BLKSIZ 0x01C
21757bff49SJaehoon Chung #define DWMCI_BYTCNT 0x020
22757bff49SJaehoon Chung #define DWMCI_INTMASK 0x024
23757bff49SJaehoon Chung #define DWMCI_CMDARG 0x028
24757bff49SJaehoon Chung #define DWMCI_CMD 0x02C
25757bff49SJaehoon Chung #define DWMCI_RESP0 0x030
26757bff49SJaehoon Chung #define DWMCI_RESP1 0x034
27757bff49SJaehoon Chung #define DWMCI_RESP2 0x038
28757bff49SJaehoon Chung #define DWMCI_RESP3 0x03C
29757bff49SJaehoon Chung #define DWMCI_MINTSTS 0x040
30757bff49SJaehoon Chung #define DWMCI_RINTSTS 0x044
31757bff49SJaehoon Chung #define DWMCI_STATUS 0x048
32757bff49SJaehoon Chung #define DWMCI_FIFOTH 0x04C
33757bff49SJaehoon Chung #define DWMCI_CDETECT 0x050
34757bff49SJaehoon Chung #define DWMCI_WRTPRT 0x054
35757bff49SJaehoon Chung #define DWMCI_GPIO 0x058
36757bff49SJaehoon Chung #define DWMCI_TCMCNT 0x05C
37757bff49SJaehoon Chung #define DWMCI_TBBCNT 0x060
38757bff49SJaehoon Chung #define DWMCI_DEBNCE 0x064
39757bff49SJaehoon Chung #define DWMCI_USRID 0x068
40757bff49SJaehoon Chung #define DWMCI_VERID 0x06C
41757bff49SJaehoon Chung #define DWMCI_HCON 0x070
42757bff49SJaehoon Chung #define DWMCI_UHS_REG 0x074
43757bff49SJaehoon Chung #define DWMCI_BMOD 0x080
44757bff49SJaehoon Chung #define DWMCI_PLDMND 0x084
45757bff49SJaehoon Chung #define DWMCI_DBADDR 0x088
46757bff49SJaehoon Chung #define DWMCI_IDSTS 0x08C
47757bff49SJaehoon Chung #define DWMCI_IDINTEN 0x090
48757bff49SJaehoon Chung #define DWMCI_DSCADDR 0x094
49757bff49SJaehoon Chung #define DWMCI_BUFADDR 0x098
50757bff49SJaehoon Chung #define DWMCI_DATA 0x200
51757bff49SJaehoon Chung
52757bff49SJaehoon Chung /* Interrupt Mask register */
53757bff49SJaehoon Chung #define DWMCI_INTMSK_ALL 0xffffffff
54757bff49SJaehoon Chung #define DWMCI_INTMSK_RE (1 << 1)
55757bff49SJaehoon Chung #define DWMCI_INTMSK_CDONE (1 << 2)
56757bff49SJaehoon Chung #define DWMCI_INTMSK_DTO (1 << 3)
57757bff49SJaehoon Chung #define DWMCI_INTMSK_TXDR (1 << 4)
58757bff49SJaehoon Chung #define DWMCI_INTMSK_RXDR (1 << 5)
5926cc40d8SMarek Vasut #define DWMCI_INTMSK_RCRC (1 << 6)
60757bff49SJaehoon Chung #define DWMCI_INTMSK_DCRC (1 << 7)
61757bff49SJaehoon Chung #define DWMCI_INTMSK_RTO (1 << 8)
62757bff49SJaehoon Chung #define DWMCI_INTMSK_DRTO (1 << 9)
63757bff49SJaehoon Chung #define DWMCI_INTMSK_HTO (1 << 10)
64757bff49SJaehoon Chung #define DWMCI_INTMSK_FRUN (1 << 11)
65757bff49SJaehoon Chung #define DWMCI_INTMSK_HLE (1 << 12)
66757bff49SJaehoon Chung #define DWMCI_INTMSK_SBE (1 << 13)
67757bff49SJaehoon Chung #define DWMCI_INTMSK_ACD (1 << 14)
68757bff49SJaehoon Chung #define DWMCI_INTMSK_EBE (1 << 15)
69757bff49SJaehoon Chung
70757bff49SJaehoon Chung /* Raw interrupt Regsiter */
71757bff49SJaehoon Chung #define DWMCI_DATA_ERR (DWMCI_INTMSK_EBE | DWMCI_INTMSK_SBE | DWMCI_INTMSK_HLE |\
72757bff49SJaehoon Chung DWMCI_INTMSK_FRUN | DWMCI_INTMSK_EBE | DWMCI_INTMSK_DCRC)
73757bff49SJaehoon Chung #define DWMCI_DATA_TOUT (DWMCI_INTMSK_HTO | DWMCI_INTMSK_DRTO)
74757bff49SJaehoon Chung /* CTRL register */
75757bff49SJaehoon Chung #define DWMCI_CTRL_RESET (1 << 0)
76757bff49SJaehoon Chung #define DWMCI_CTRL_FIFO_RESET (1 << 1)
77757bff49SJaehoon Chung #define DWMCI_CTRL_DMA_RESET (1 << 2)
78757bff49SJaehoon Chung #define DWMCI_DMA_EN (1 << 5)
79757bff49SJaehoon Chung #define DWMCI_CTRL_SEND_AS_CCSD (1 << 10)
80757bff49SJaehoon Chung #define DWMCI_IDMAC_EN (1 << 25)
81757bff49SJaehoon Chung #define DWMCI_RESET_ALL (DWMCI_CTRL_RESET | DWMCI_CTRL_FIFO_RESET |\
82757bff49SJaehoon Chung DWMCI_CTRL_DMA_RESET)
83757bff49SJaehoon Chung
84757bff49SJaehoon Chung /* CMD register */
85757bff49SJaehoon Chung #define DWMCI_CMD_RESP_EXP (1 << 6)
86757bff49SJaehoon Chung #define DWMCI_CMD_RESP_LENGTH (1 << 7)
87757bff49SJaehoon Chung #define DWMCI_CMD_CHECK_CRC (1 << 8)
88757bff49SJaehoon Chung #define DWMCI_CMD_DATA_EXP (1 << 9)
89757bff49SJaehoon Chung #define DWMCI_CMD_RW (1 << 10)
90757bff49SJaehoon Chung #define DWMCI_CMD_SEND_STOP (1 << 12)
91757bff49SJaehoon Chung #define DWMCI_CMD_ABORT_STOP (1 << 14)
92757bff49SJaehoon Chung #define DWMCI_CMD_PRV_DAT_WAIT (1 << 13)
93757bff49SJaehoon Chung #define DWMCI_CMD_UPD_CLK (1 << 21)
94757bff49SJaehoon Chung #define DWMCI_CMD_USE_HOLD_REG (1 << 29)
95757bff49SJaehoon Chung #define DWMCI_CMD_START (1 << 31)
96757bff49SJaehoon Chung
97757bff49SJaehoon Chung /* CLKENA register */
98757bff49SJaehoon Chung #define DWMCI_CLKEN_ENABLE (1 << 0)
99757bff49SJaehoon Chung #define DWMCI_CLKEN_LOW_PWR (1 << 16)
100757bff49SJaehoon Chung
101757bff49SJaehoon Chung /* Card-type registe */
102757bff49SJaehoon Chung #define DWMCI_CTYPE_1BIT 0
103757bff49SJaehoon Chung #define DWMCI_CTYPE_4BIT (1 << 0)
104757bff49SJaehoon Chung #define DWMCI_CTYPE_8BIT (1 << 16)
105757bff49SJaehoon Chung
106757bff49SJaehoon Chung /* Status Register */
10705fa06b9SHeiko Stuebner #define DWMCI_FIFO_EMPTY (1 << 2)
10805fa06b9SHeiko Stuebner #define DWMCI_FIFO_FULL (1 << 3)
109757bff49SJaehoon Chung #define DWMCI_BUSY (1 << 9)
1104587f53aSJaehoon Chung #define DWMCI_FIFO_MASK 0x1fff
111a65f51b9Shuang lin #define DWMCI_FIFO_SHIFT 17
112757bff49SJaehoon Chung
113757bff49SJaehoon Chung /* FIFOTH Register */
114757bff49SJaehoon Chung #define MSIZE(x) ((x) << 28)
115757bff49SJaehoon Chung #define RX_WMARK(x) ((x) << 16)
116757bff49SJaehoon Chung #define TX_WMARK(x) (x)
117a082a2ddSAmar #define RX_WMARK_SHIFT 16
118a082a2ddSAmar #define RX_WMARK_MASK (0xfff << RX_WMARK_SHIFT)
119757bff49SJaehoon Chung
120757bff49SJaehoon Chung #define DWMCI_IDMAC_OWN (1 << 31)
121757bff49SJaehoon Chung #define DWMCI_IDMAC_CH (1 << 4)
122757bff49SJaehoon Chung #define DWMCI_IDMAC_FS (1 << 3)
123757bff49SJaehoon Chung #define DWMCI_IDMAC_LD (1 << 2)
124757bff49SJaehoon Chung
125757bff49SJaehoon Chung /* Bus Mode Register */
126757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_RESET (1 << 0)
127757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_FB (1 << 1)
128757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_EN (1 << 7)
129757bff49SJaehoon Chung
130045bdcd0SJaehoon Chung /* UHS register */
131045bdcd0SJaehoon Chung #define DWMCI_DDR_MODE (1 << 16)
132045bdcd0SJaehoon Chung
133*7997599eSLey Foon Tan /* Internal IDMAC interrupt defines */
134*7997599eSLey Foon Tan #define DWMCI_IDINTEN_RI BIT(1)
135*7997599eSLey Foon Tan #define DWMCI_IDINTEN_TI BIT(0)
136*7997599eSLey Foon Tan
137*7997599eSLey Foon Tan #define DWMCI_IDINTEN_MASK (DWMCI_IDINTEN_TI | \
138*7997599eSLey Foon Tan DWMCI_IDINTEN_RI)
139*7997599eSLey Foon Tan
1406f0b7caaSRajeshwari Shinde /* quirks */
1416f0b7caaSRajeshwari Shinde #define DWMCI_QUIRK_DISABLE_SMU (1 << 0)
1426f0b7caaSRajeshwari Shinde
1436dc71410SSimon Glass /**
1446dc71410SSimon Glass * struct dwmci_host - Information about a designware MMC host
1456dc71410SSimon Glass *
1466dc71410SSimon Glass * @name: Device name
1476dc71410SSimon Glass * @ioaddr: Base I/O address of controller
1486dc71410SSimon Glass * @quirks: Quick flags - see DWMCI_QUIRK_...
1496dc71410SSimon Glass * @caps: Capabilities - see MMC_MODE_...
1506dc71410SSimon Glass * @bus_hz: Bus speed in Hz, if @get_mmc_clk() is NULL
1516dc71410SSimon Glass * @div: Arbitrary clock divider value for use by controller
1526dc71410SSimon Glass * @dev_index: Arbitrary device index for use by controller
1536dc71410SSimon Glass * @dev_id: Arbitrary device ID for use by controller
1546dc71410SSimon Glass * @buswidth: Bus width in bits (8 or 4)
1556dc71410SSimon Glass * @fifoth_val: Value for FIFOTH register (or 0 to leave unset)
1566dc71410SSimon Glass * @mmc: Pointer to generic MMC structure for this device
1576dc71410SSimon Glass * @priv: Private pointer for use by controller
1586dc71410SSimon Glass */
159757bff49SJaehoon Chung struct dwmci_host {
1606dc71410SSimon Glass const char *name;
161757bff49SJaehoon Chung void *ioaddr;
162757bff49SJaehoon Chung unsigned int quirks;
163757bff49SJaehoon Chung unsigned int caps;
164757bff49SJaehoon Chung unsigned int version;
165757bff49SJaehoon Chung unsigned int clock;
166757bff49SJaehoon Chung unsigned int bus_hz;
167959198f7SJaehoon Chung unsigned int div;
168757bff49SJaehoon Chung int dev_index;
169959198f7SJaehoon Chung int dev_id;
170757bff49SJaehoon Chung int buswidth;
171757bff49SJaehoon Chung u32 fifoth_val;
172757bff49SJaehoon Chung struct mmc *mmc;
1735dab81ceSJaehoon Chung void *priv;
174757bff49SJaehoon Chung
175757bff49SJaehoon Chung void (*clksel)(struct dwmci_host *host);
17618ab6755SJaehoon Chung void (*board_init)(struct dwmci_host *host);
177e3563f2eSSimon Glass
178e3563f2eSSimon Glass /**
179e3563f2eSSimon Glass * Get / set a particular MMC clock frequency
180e3563f2eSSimon Glass *
181e3563f2eSSimon Glass * This is used to request the current clock frequency of the clock
182e3563f2eSSimon Glass * that drives the DWMMC peripheral. The caller will then use this
183e3563f2eSSimon Glass * information to work out the divider it needs to achieve the
184e3563f2eSSimon Glass * required MMC bus clock frequency. If you want to handle the
185e3563f2eSSimon Glass * clock external to DWMMC, use @freq to select the frequency and
186e3563f2eSSimon Glass * return that value too. Then DWMMC will put itself in bypass mode.
187e3563f2eSSimon Glass *
188e3563f2eSSimon Glass * @host: DWMMC host
189e3563f2eSSimon Glass * @freq: Frequency the host is trying to achieve
190e3563f2eSSimon Glass */
191e3563f2eSSimon Glass unsigned int (*get_mmc_clk)(struct dwmci_host *host, uint freq);
1925e6ff810SSimon Glass #ifndef CONFIG_BLK
19393bfd616SPantelis Antoniou struct mmc_config cfg;
1945e6ff810SSimon Glass #endif
195a65f51b9Shuang lin
196a65f51b9Shuang lin /* use fifo mode to read and write data */
197a65f51b9Shuang lin bool fifo_mode;
198757bff49SJaehoon Chung };
199757bff49SJaehoon Chung
200757bff49SJaehoon Chung struct dwmci_idmac {
201757bff49SJaehoon Chung u32 flags;
202757bff49SJaehoon Chung u32 cnt;
203757bff49SJaehoon Chung u32 addr;
204757bff49SJaehoon Chung u32 next_addr;
2051bf29b3dSMarek Vasut } __aligned(ARCH_DMA_MINALIGN);
206757bff49SJaehoon Chung
dwmci_writel(struct dwmci_host * host,int reg,u32 val)207757bff49SJaehoon Chung static inline void dwmci_writel(struct dwmci_host *host, int reg, u32 val)
208757bff49SJaehoon Chung {
209757bff49SJaehoon Chung writel(val, host->ioaddr + reg);
210757bff49SJaehoon Chung }
211757bff49SJaehoon Chung
dwmci_writew(struct dwmci_host * host,int reg,u16 val)212757bff49SJaehoon Chung static inline void dwmci_writew(struct dwmci_host *host, int reg, u16 val)
213757bff49SJaehoon Chung {
214757bff49SJaehoon Chung writew(val, host->ioaddr + reg);
215757bff49SJaehoon Chung }
216757bff49SJaehoon Chung
dwmci_writeb(struct dwmci_host * host,int reg,u8 val)217757bff49SJaehoon Chung static inline void dwmci_writeb(struct dwmci_host *host, int reg, u8 val)
218757bff49SJaehoon Chung {
219757bff49SJaehoon Chung writeb(val, host->ioaddr + reg);
220757bff49SJaehoon Chung }
dwmci_readl(struct dwmci_host * host,int reg)221757bff49SJaehoon Chung static inline u32 dwmci_readl(struct dwmci_host *host, int reg)
222757bff49SJaehoon Chung {
223757bff49SJaehoon Chung return readl(host->ioaddr + reg);
224757bff49SJaehoon Chung }
225757bff49SJaehoon Chung
dwmci_readw(struct dwmci_host * host,int reg)226757bff49SJaehoon Chung static inline u16 dwmci_readw(struct dwmci_host *host, int reg)
227757bff49SJaehoon Chung {
228757bff49SJaehoon Chung return readw(host->ioaddr + reg);
229757bff49SJaehoon Chung }
230757bff49SJaehoon Chung
dwmci_readb(struct dwmci_host * host,int reg)231757bff49SJaehoon Chung static inline u8 dwmci_readb(struct dwmci_host *host, int reg)
232757bff49SJaehoon Chung {
233757bff49SJaehoon Chung return readb(host->ioaddr + reg);
234757bff49SJaehoon Chung }
235757bff49SJaehoon Chung
236e7a773a0SSimon Glass #ifdef CONFIG_BLK
237e7a773a0SSimon Glass /**
238e7a773a0SSimon Glass * dwmci_setup_cfg() - Set up the configuration for DWMMC
239e7a773a0SSimon Glass *
240e7a773a0SSimon Glass * This is used to set up a DWMMC device when you are using CONFIG_BLK.
241e7a773a0SSimon Glass *
242e7a773a0SSimon Glass * This should be called from your MMC driver's probe() method once you have
243e7a773a0SSimon Glass * the information required.
244e7a773a0SSimon Glass *
245e7a773a0SSimon Glass * Generally your driver will have a platform data structure which holds both
246e7a773a0SSimon Glass * the configuration (struct mmc_config) and the MMC device info (struct mmc).
247e7a773a0SSimon Glass * For example:
248e7a773a0SSimon Glass *
249e7a773a0SSimon Glass * struct rockchip_mmc_plat {
250e7a773a0SSimon Glass * struct mmc_config cfg;
251e7a773a0SSimon Glass * struct mmc mmc;
252e7a773a0SSimon Glass * };
253e7a773a0SSimon Glass *
254e7a773a0SSimon Glass * ...
255e7a773a0SSimon Glass *
256e7a773a0SSimon Glass * Inside U_BOOT_DRIVER():
257e7a773a0SSimon Glass * .platdata_auto_alloc_size = sizeof(struct rockchip_mmc_plat),
258e7a773a0SSimon Glass *
259e7a773a0SSimon Glass * To access platform data:
260e7a773a0SSimon Glass * struct rockchip_mmc_plat *plat = dev_get_platdata(dev);
261e7a773a0SSimon Glass *
262e7a773a0SSimon Glass * See rockchip_dw_mmc.c for an example.
263e7a773a0SSimon Glass *
264e7a773a0SSimon Glass * @cfg: Configuration structure to fill in (generally &plat->mmc)
265e5113c33SJaehoon Chung * @host: DWMMC host
266dec0242bSJaehoon Chung * @max_clk: Maximum supported clock speed in HZ (e.g. 150000000)
267dec0242bSJaehoon Chung * @min_clk: Minimum supported clock speed in HZ (e.g. 400000)
268e7a773a0SSimon Glass */
269e5113c33SJaehoon Chung void dwmci_setup_cfg(struct mmc_config *cfg, struct dwmci_host *host,
270e5113c33SJaehoon Chung u32 max_clk, u32 min_clk);
271e7a773a0SSimon Glass
272e7a773a0SSimon Glass /**
273e7a773a0SSimon Glass * dwmci_bind() - Set up a new MMC block device
274e7a773a0SSimon Glass *
275e7a773a0SSimon Glass * This is used to set up a DWMMC block device when you are using CONFIG_BLK.
276e7a773a0SSimon Glass * It should be called from your driver's bind() method.
277e7a773a0SSimon Glass *
278e7a773a0SSimon Glass * See rockchip_dw_mmc.c for an example.
279e7a773a0SSimon Glass *
280e7a773a0SSimon Glass * @dev: Device to set up
281e7a773a0SSimon Glass * @mmc: Pointer to mmc structure (normally &plat->mmc)
282e7a773a0SSimon Glass * @cfg: Empty configuration structure (generally &plat->cfg). This is
283e7a773a0SSimon Glass * normally all zeroes at this point. The only purpose of passing
284e7a773a0SSimon Glass * this in is to set mmc->cfg to it.
285e7a773a0SSimon Glass * @return 0 if OK, -ve if the block device could not be created
286e7a773a0SSimon Glass */
2875e6ff810SSimon Glass int dwmci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg);
2885e6ff810SSimon Glass
289e7a773a0SSimon Glass #else
290e7a773a0SSimon Glass /**
291e7a773a0SSimon Glass * add_dwmci() - Add a new DWMMC interface
292e7a773a0SSimon Glass *
293e7a773a0SSimon Glass * This is used when you are not using CONFIG_BLK. Convert your driver over!
294e7a773a0SSimon Glass *
295e7a773a0SSimon Glass * @host: DWMMC host structure
296dec0242bSJaehoon Chung * @max_clk: Maximum supported clock speed in HZ (e.g. 150000000)
297dec0242bSJaehoon Chung * @min_clk: Minimum supported clock speed in HZ (e.g. 400000)
298e7a773a0SSimon Glass * @return 0 if OK, -ve on error
299e7a773a0SSimon Glass */
300757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk);
301e7a773a0SSimon Glass #endif /* !CONFIG_BLK */
302e7a773a0SSimon Glass
303e7881d85SSimon Glass #ifdef CONFIG_DM_MMC
304691272feSSimon Glass /* Export the operations to drivers */
305691272feSSimon Glass int dwmci_probe(struct udevice *dev);
306691272feSSimon Glass extern const struct dm_mmc_ops dm_dwmci_ops;
307691272feSSimon Glass #endif
308691272feSSimon Glass
309757bff49SJaehoon Chung #endif /* __DWMMC_HW_H */
310