1 /* 2 * Copyright (C) 2011 Samsung Electronics 3 * Heungjun Kim <riverful.kim@samsung.com> 4 * 5 * Configuation settings for the SAMSUNG TRATS (EXYNOS4210) board. 6 * 7 * See file CREDITS for list of people who contributed to this 8 * project. 9 * 10 * This program is free software; you can redistribute it and/or 11 * modify it under the terms of the GNU General Public License as 12 * published by the Free Software Foundation; either version 2 of 13 * the License, or (at your option) any later version. 14 * 15 * This program is distributed in the hope that it will be useful, 16 * but WITHOUT ANY WARRANTY; without even the implied warranty of 17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18 * GNU General Public License for more details. 19 * 20 * You should have received a copy of the GNU General Public License 21 * along with this program; if not, write to the Free Software 22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23 * MA 02111-1307 USA 24 */ 25 26 #ifndef __CONFIG_H 27 #define __CONFIG_H 28 29 /* 30 * High Level Configuration Options 31 * (easy to change) 32 */ 33 #define CONFIG_SAMSUNG /* in a SAMSUNG core */ 34 #define CONFIG_S5P /* which is in a S5P Family */ 35 #define CONFIG_EXYNOS4210 /* which is in a EXYNOS4210 */ 36 #define CONFIG_TRATS /* working with TRATS */ 37 #define CONFIG_TIZEN /* TIZEN lib */ 38 39 #include <asm/arch/cpu.h> /* get chip and board defs */ 40 41 #define CONFIG_ARCH_CPU_INIT 42 #define CONFIG_DISPLAY_CPUINFO 43 #define CONFIG_DISPLAY_BOARDINFO 44 45 #ifndef CONFIG_SYS_L2CACHE_OFF 46 #define CONFIG_SYS_L2_PL310 47 #define CONFIG_SYS_PL310_BASE 0x10502000 48 #endif 49 50 #define CONFIG_SYS_SDRAM_BASE 0x40000000 51 #define CONFIG_SYS_TEXT_BASE 0x63300000 52 53 /* input clock of PLL: TRATS has 24MHz input clock at EXYNOS4210 */ 54 #define CONFIG_SYS_CLK_FREQ_C210 24000000 55 #define CONFIG_SYS_CLK_FREQ CONFIG_SYS_CLK_FREQ_C210 56 57 #define CONFIG_SETUP_MEMORY_TAGS 58 #define CONFIG_CMDLINE_TAG 59 #define CONFIG_REVISION_TAG 60 #define CONFIG_CMDLINE_EDITING 61 #define CONFIG_SKIP_LOWLEVEL_INIT 62 #define CONFIG_BOARD_EARLY_INIT_F 63 64 /* MACH_TYPE_TRATS macro will be removed once added to mach-types */ 65 #define MACH_TYPE_TRATS 3928 66 #define CONFIG_MACH_TYPE MACH_TYPE_TRATS 67 68 /* Size of malloc() pool */ 69 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (1 << 20)) 70 71 /* select serial console configuration */ 72 #define CONFIG_SERIAL2 /* use SERIAL 2 */ 73 #define CONFIG_BAUDRATE 115200 74 75 /* MMC */ 76 #define CONFIG_GENERIC_MMC 77 #define CONFIG_MMC 78 #define CONFIG_S5P_SDHCI 79 #define CONFIG_SDHCI 80 #define CONFIG_MMC_SDMA 81 82 /* PWM */ 83 #define CONFIG_PWM 84 85 /* It should define before config_cmd_default.h */ 86 #define CONFIG_SYS_NO_FLASH 87 88 /* Command definition */ 89 #include <config_cmd_default.h> 90 91 #undef CONFIG_CMD_FPGA 92 #undef CONFIG_CMD_MISC 93 #undef CONFIG_CMD_NET 94 #undef CONFIG_CMD_NFS 95 #undef CONFIG_CMD_XIMG 96 #undef CONFIG_CMD_CACHE 97 #undef CONFIG_CMD_ONENAND 98 #undef CONFIG_CMD_MTDPARTS 99 #define CONFIG_CMD_MMC 100 #define CONFIG_CMD_DFU 101 #define CONFIG_CMD_GPT 102 103 /* FAT */ 104 #define CONFIG_CMD_FAT 105 #define CONFIG_FAT_WRITE 106 107 /* USB Composite download gadget - g_dnl */ 108 #define CONFIG_USBDOWNLOAD_GADGET 109 #define CONFIG_DFU_FUNCTION 110 #define CONFIG_DFU_MMC 111 112 /* USB Samsung's IDs */ 113 #define CONFIG_G_DNL_VENDOR_NUM 0x04E8 114 #define CONFIG_G_DNL_PRODUCT_NUM 0x6601 115 #define CONFIG_G_DNL_MANUFACTURER "Samsung" 116 117 #define CONFIG_BOOTDELAY 1 118 #define CONFIG_ZERO_BOOTDELAY_CHECK 119 #define CONFIG_BOOTARGS "Please use defined boot" 120 #define CONFIG_BOOTCOMMAND "run mmcboot" 121 122 #define CONFIG_DEFAULT_CONSOLE "console=ttySAC2,115200n8\0" 123 #define CONFIG_BOOTBLOCK "10" 124 #define CONFIG_ENV_COMMON_BOOT "${console} ${meminfo}" 125 126 /* Tizen - partitions definitions */ 127 #define PARTS_CSA "csa-mmc" 128 #define PARTS_BOOTLOADER "u-boot" 129 #define PARTS_BOOT "boot" 130 #define PARTS_ROOT "platform" 131 #define PARTS_DATA "data" 132 #define PARTS_CSC "csc" 133 #define PARTS_UMS "ums" 134 135 #define PARTS_DEFAULT \ 136 "uuid_disk=${uuid_gpt_disk};" \ 137 "name="PARTS_CSA",size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \ 138 "name="PARTS_BOOTLOADER",size=60MiB," \ 139 "uuid=${uuid_gpt_"PARTS_BOOTLOADER"};" \ 140 "name="PARTS_BOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \ 141 "name="PARTS_ROOT",size=1GiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \ 142 "name="PARTS_DATA",size=3GiB,uuid=${uuid_gpt_"PARTS_DATA"};" \ 143 "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \ 144 "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \ 145 146 #define CONFIG_DFU_ALT \ 147 "dfu_alt_info=" \ 148 "u-boot mmc 80 400;" \ 149 "uImage fat 0 2\0" \ 150 151 #define CONFIG_ENV_OVERWRITE 152 #define CONFIG_SYS_CONSOLE_INFO_QUIET 153 #define CONFIG_SYS_CONSOLE_IS_IN_ENV 154 155 #define CONFIG_EXTRA_ENV_SETTINGS \ 156 "bootk=" \ 157 "run loaduimage; bootm 0x40007FC0\0" \ 158 "updatemmc=" \ 159 "mmc boot 0 1 1 1; mmc write 0 0x42008000 0 0x200;" \ 160 "mmc boot 0 1 1 0\0" \ 161 "updatebackup=" \ 162 "mmc boot 0 1 1 2; mmc write 0 0x42100000 0 0x200;" \ 163 "mmc boot 0 1 1 0\0" \ 164 "updatebootb=" \ 165 "mmc read 0 0x42100000 0x80 0x200; run updatebackup\0" \ 166 "lpj=lpj=3981312\0" \ 167 "nfsboot=" \ 168 "set bootargs root=/dev/nfs rw " \ 169 "nfsroot=${nfsroot},nolock,tcp " \ 170 "ip=${ipaddr}:${serverip}:${gatewayip}:" \ 171 "${netmask}:generic:usb0:off " CONFIG_ENV_COMMON_BOOT \ 172 "; run bootk\0" \ 173 "ramfsboot=" \ 174 "set bootargs root=/dev/ram0 rw rootfstype=ext2 " \ 175 "${console} ${meminfo} " \ 176 "initrd=0x43000000,8M ramdisk=8192\0" \ 177 "mmcboot=" \ 178 "set bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \ 179 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \ 180 "run loaduimage; bootm 0x40007FC0\0" \ 181 "bootchart=set opts init=/sbin/bootchartd; run bootcmd\0" \ 182 "boottrace=setenv opts initcall_debug; run bootcmd\0" \ 183 "mmcoops=mmc read 0 0x40000000 0x40 8; md 0x40000000 0x400\0" \ 184 "verify=n\0" \ 185 "rootfstype=ext4\0" \ 186 "console=" CONFIG_DEFAULT_CONSOLE \ 187 "meminfo=crashkernel=32M@0x50000000\0" \ 188 "nfsroot=/nfsroot/arm\0" \ 189 "bootblock=" CONFIG_BOOTBLOCK "\0" \ 190 "loaduimage=fatload mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 uImage\0" \ 191 "mmcdev=0\0" \ 192 "mmcbootpart=2\0" \ 193 "mmcrootpart=3\0" \ 194 "opts=always_resume=1\0" \ 195 "partitions=" PARTS_DEFAULT \ 196 CONFIG_DFU_ALT \ 197 198 /* Miscellaneous configurable options */ 199 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 200 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 201 #define CONFIG_SYS_PROMPT "TRATS # " 202 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 203 #define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */ 204 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 205 /* Boot Argument Buffer Size */ 206 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 207 /* memtest works on */ 208 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 209 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5000000) 210 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x4800000) 211 212 #define CONFIG_SYS_HZ 1000 213 214 /* TRATS has 2 banks of DRAM */ 215 #define CONFIG_NR_DRAM_BANKS 2 216 #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE /* LDDDR2 DMC 0 */ 217 #define PHYS_SDRAM_1_SIZE (512 << 20) /* 512 MB in CS 0 */ 218 #define PHYS_SDRAM_2 0x50000000 /* LPDDR2 DMC 1 */ 219 #define PHYS_SDRAM_2_SIZE (512 << 20) /* 512 MB in CS 0 */ 220 221 #define CONFIG_SYS_MEM_TOP_HIDE (1 << 20) /* ram console */ 222 223 #define CONFIG_SYS_MONITOR_BASE 0x00000000 224 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 225 226 #define CONFIG_ENV_IS_IN_MMC 227 #define CONFIG_SYS_MMC_ENV_DEV 0 228 #define CONFIG_ENV_SIZE 4096 229 #define CONFIG_ENV_OFFSET ((32 - 4) << 10) /* 32KiB - 4KiB */ 230 231 #define CONFIG_DOS_PARTITION 232 233 /* GPT */ 234 #define CONFIG_EFI_PARTITION 235 #define CONFIG_PARTITION_UUIDS 236 237 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - GENERATED_GBL_DATA_SIZE) 238 #define CONFIG_SYS_CACHELINE_SIZE 32 239 240 241 #define CONFIG_SOFT_I2C 242 #define CONFIG_SOFT_I2C_READ_REPEATED_START 243 #define CONFIG_SYS_I2C_INIT_BOARD 244 #define CONFIG_SYS_I2C_SPEED 50000 245 #define CONFIG_I2C_MULTI_BUS 246 #define CONFIG_SOFT_I2C_MULTI_BUS 247 #define CONFIG_SYS_MAX_I2C_BUS 15 248 249 #include <asm/arch/gpio.h> 250 251 /* I2C PMIC */ 252 #define CONFIG_SOFT_I2C_I2C5_SCL exynos4_gpio_part1_get_nr(b, 7) 253 #define CONFIG_SOFT_I2C_I2C5_SDA exynos4_gpio_part1_get_nr(b, 6) 254 255 /* I2C FG */ 256 #define CONFIG_SOFT_I2C_I2C9_SCL exynos4_gpio_part2_get_nr(y4, 1) 257 #define CONFIG_SOFT_I2C_I2C9_SDA exynos4_gpio_part2_get_nr(y4, 0) 258 259 #define CONFIG_SOFT_I2C_GPIO_SCL get_multi_scl_pin() 260 #define CONFIG_SOFT_I2C_GPIO_SDA get_multi_sda_pin() 261 #define I2C_INIT multi_i2c_init() 262 263 #define CONFIG_POWER 264 #define CONFIG_POWER_I2C 265 #define CONFIG_POWER_MAX8997 266 267 #define CONFIG_POWER_FG 268 #define CONFIG_POWER_FG_MAX17042 269 #define CONFIG_POWER_MUIC 270 #define CONFIG_POWER_MUIC_MAX8997 271 #define CONFIG_POWER_BATTERY 272 #define CONFIG_POWER_BATTERY_TRATS 273 #define CONFIG_USB_GADGET 274 #define CONFIG_USB_GADGET_S3C_UDC_OTG 275 #define CONFIG_USB_GADGET_DUALSPEED 276 #define CONFIG_USB_GADGET_VBUS_DRAW 2 277 278 /* LCD */ 279 #define CONFIG_EXYNOS_FB 280 #define CONFIG_LCD 281 #define CONFIG_CMD_BMP 282 #define CONFIG_BMP_32BPP 283 #define CONFIG_FB_ADDR 0x52504000 284 #define CONFIG_S6E8AX0 285 #define CONFIG_EXYNOS_MIPI_DSIM 286 #define CONFIG_VIDEO_BMP_GZIP 287 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 120 * 4) + (1 << 12)) 288 289 #endif /* __CONFIG_H */ 290