xref: /openbmc/u-boot/include/configs/socrates.h (revision 85887300aedecfc92eed93c7d2538144e8e45dc0)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
25d108ac8SSergei Poselenov /*
35d108ac8SSergei Poselenov  * (C) Copyright 2008
45d108ac8SSergei Poselenov  * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
55d108ac8SSergei Poselenov  *
65d108ac8SSergei Poselenov  * Wolfgang Denk <wd@denx.de>
75d108ac8SSergei Poselenov  * Copyright 2004 Freescale Semiconductor.
85d108ac8SSergei Poselenov  * (C) Copyright 2002,2003 Motorola,Inc.
95d108ac8SSergei Poselenov  * Xianghua Xiao <X.Xiao@motorola.com>
105d108ac8SSergei Poselenov  */
115d108ac8SSergei Poselenov 
125d108ac8SSergei Poselenov /*
135d108ac8SSergei Poselenov  * Socrates
145d108ac8SSergei Poselenov  */
155d108ac8SSergei Poselenov 
165d108ac8SSergei Poselenov #ifndef __CONFIG_H
175d108ac8SSergei Poselenov #define __CONFIG_H
185d108ac8SSergei Poselenov 
195d108ac8SSergei Poselenov /* High Level Configuration Options */
205d108ac8SSergei Poselenov #define CONFIG_SOCRATES		1
215d108ac8SSergei Poselenov 
22842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
235d108ac8SSergei Poselenov 
245d108ac8SSergei Poselenov /*
255d108ac8SSergei Poselenov  * Only possible on E500 Version 2 or newer cores.
265d108ac8SSergei Poselenov  */
275d108ac8SSergei Poselenov #define CONFIG_ENABLE_36BIT_PHYS	1
285d108ac8SSergei Poselenov 
295d108ac8SSergei Poselenov /*
305d108ac8SSergei Poselenov  * sysclk for MPC85xx
315d108ac8SSergei Poselenov  *
325d108ac8SSergei Poselenov  * Two valid values are:
335d108ac8SSergei Poselenov  *    33000000
345d108ac8SSergei Poselenov  *    66000000
355d108ac8SSergei Poselenov  *
365d108ac8SSergei Poselenov  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
375d108ac8SSergei Poselenov  * is likely the desired value here, so that is now the default.
385d108ac8SSergei Poselenov  * The board, however, can run at 66MHz.  In any event, this value
395d108ac8SSergei Poselenov  * must match the settings of some switches.  Details can be found
405d108ac8SSergei Poselenov  * in the README.mpc85xxads.
415d108ac8SSergei Poselenov  */
425d108ac8SSergei Poselenov 
435d108ac8SSergei Poselenov #ifndef CONFIG_SYS_CLK_FREQ
445d108ac8SSergei Poselenov #define CONFIG_SYS_CLK_FREQ	66666666
455d108ac8SSergei Poselenov #endif
465d108ac8SSergei Poselenov 
475d108ac8SSergei Poselenov /*
485d108ac8SSergei Poselenov  * These can be toggled for performance analysis, otherwise use default.
495d108ac8SSergei Poselenov  */
505d108ac8SSergei Poselenov #define CONFIG_L2_CACHE			/* toggle L2 cache		*/
515d108ac8SSergei Poselenov #define CONFIG_BTB			/* toggle branch predition	*/
525d108ac8SSergei Poselenov 
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_DBCR DBCR_IDM		/* Enable Debug Exceptions	*/
545d108ac8SSergei Poselenov 
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_DRAM_TEST			/* memory test, takes time	*/
566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00400000
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00C00000
585d108ac8SSergei Poselenov 
59e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR		0xE0000000
60e46fedfeSTimur Tabi #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
615d108ac8SSergei Poselenov 
62be0bd823SKumar Gala /* DDR Setup */
63be0bd823SKumar Gala #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */
64be0bd823SKumar Gala #define CONFIG_DDR_SPD
65be0bd823SKumar Gala 
66be0bd823SKumar Gala #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */
67be0bd823SKumar Gala #define CONFIG_MEM_INIT_VALUE	0xDeadBeef
68be0bd823SKumar Gala 
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
71be0bd823SKumar Gala #define CONFIG_VERY_BIG_RAM
72be0bd823SKumar Gala 
73be0bd823SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
74be0bd823SKumar Gala #define CONFIG_CHIP_SELECTS_PER_CTRL	2
75be0bd823SKumar Gala 
76be0bd823SKumar Gala /* I2C addresses of SPD EEPROMs */
77562788b0SAnatolij Gustschin #define SPD_EEPROM_ADDRESS	0x50	/* CTLR 0 DIMM 0 */
785d108ac8SSergei Poselenov 
795d108ac8SSergei Poselenov #define CONFIG_DDR_DEFAULT_CL	30		/* CAS latency 3	*/
805d108ac8SSergei Poselenov 
815d108ac8SSergei Poselenov /* Hardcoded values, to use instead of SPD */
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x0000000f
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG		0x80010102
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0		0x00260802
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1		0x3935D322
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2		0x14904CC8
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE			0x00480432
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL		0x030C0100
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG_2		0x04400000
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CONFIG			0xC3008000
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CONTROL		0x03800000
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE			256 /* in Megs */
935d108ac8SSergei Poselenov 
945d108ac8SSergei Poselenov /*
955d108ac8SSergei Poselenov  * Flash on the LocalBus
965d108ac8SSergei Poselenov  */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_CACHE_BASE	0xf0000000	/* Localbus cacheable	 */
985d108ac8SSergei Poselenov 
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH0		0xFE000000
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH1		0xFC000000
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
1025d108ac8SSergei Poselenov 
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_FLASH_BASE	CONFIG_SYS_FLASH1	/* Localbus flash start	*/
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH	*/
1055d108ac8SSergei Poselenov 
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xfe001001	/* port size 16bit	*/
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xfe000030	/* 32MB Flash		*/
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0xfc001001	/* port size 16bit	*/
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0xfe000030	/* 32MB Flash		*/
1105d108ac8SSergei Poselenov 
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks	*/
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	256		/* sectors per device	*/
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef	CONFIG_SYS_FLASH_CHECKSUM
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms)	*/
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms)	*/
1165d108ac8SSergei Poselenov 
11714d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor	*/
1185d108ac8SSergei Poselenov 
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LCRR		0x00030004    /* LB clock ratio reg	*/
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000    /* LB config reg		*/
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT		0x20000000    /* LB sdram refresh timer	*/
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR		0x20000000    /* LB refresh timer presc.*/
1235d108ac8SSergei Poselenov 
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address	*/
126553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x4000		/* Size used area in RAM*/
1275d108ac8SSergei Poselenov 
12825ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
1305d108ac8SSergei Poselenov 
13147106ce1SDetlev Zundel #define CONFIG_SYS_MONITOR_LEN		(384 * 1024)	/* Reserve 384KiB for Mon */
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(4 << 20)	/* Reserve 4 MB for malloc */
1333e79b588SDetlev Zundel 
1343e79b588SDetlev Zundel /* FPGA and NAND */
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_BASE		0xc0000000
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_SIZE		0x00100000	/* 1 MB		*/
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HMI_BASE		0xc0010000
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0xc0001881	/* UPMA, 32-bit */
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0xfff00000	/* 1 MB 	*/
1403e79b588SDetlev Zundel 
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE		(CONFIG_SYS_FPGA_BASE + 0x70)
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE	1
1435d108ac8SSergei Poselenov 
144e64987a8SAnatolij Gustschin /* LIME GDC */
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LIME_BASE		0xc8000000
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LIME_SIZE		0x04000000	/* 64 MB	*/
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0xc80018a1	/* UPMB, 32-bit	*/
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xfc000000	/* 64 MB	*/
149e64987a8SAnatolij Gustschin 
150e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_MB862xx
1515d16ca87SAnatolij Gustschin #define CONFIG_VIDEO_MB862xx_ACCEL
152e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_LOGO
153e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_BMP_LOGO
154e64987a8SAnatolij Gustschin #define VIDEO_FB_16BPP_PIXEL_SWAP
155229b6dceSWolfgang Grandegger #define VIDEO_FB_16BPP_WORD_SWAP
156e64987a8SAnatolij Gustschin #define CONFIG_SPLASH_SCREEN
157e64987a8SAnatolij Gustschin #define CONFIG_VIDEO_BMP_GZIP
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE	(2 << 20)	/* decompressed img */
159e64987a8SAnatolij Gustschin 
160c28d3bbeSWolfgang Grandegger /* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */
161c28d3bbeSWolfgang Grandegger #define CONFIG_SYS_MB862xx_CCF		0x10000
162c28d3bbeSWolfgang Grandegger /* SDRAM parameter */
163c28d3bbeSWolfgang Grandegger #define CONFIG_SYS_MB862xx_MMR		0x4157BA63
164c28d3bbeSWolfgang Grandegger 
1655d108ac8SSergei Poselenov /* Serial Port */
1665d108ac8SSergei Poselenov 
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
1705d108ac8SSergei Poselenov 
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
1735d108ac8SSergei Poselenov 
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
1755d108ac8SSergei Poselenov 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
1765d108ac8SSergei Poselenov 
1775d108ac8SSergei Poselenov /*
1785d108ac8SSergei Poselenov  * I2C
1795d108ac8SSergei Poselenov  */
18000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
18100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
18200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	102124
18300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
18400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
18500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	102124
18600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
18700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
1883e79b588SDetlev Zundel 
1895d108ac8SSergei Poselenov /* I2C RTC */
190e18575d5SSergei Poselenov #define CONFIG_RTC_RX8025		/* Use Epson rx8025 rtc via i2c	*/
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x32	/* at address 0x32		*/
1925d108ac8SSergei Poselenov 
193e64987a8SAnatolij Gustschin /* I2C W83782G HW-Monitoring IC */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_W83782G_ADDR	0x28	/* W83782G address 		*/
195e64987a8SAnatolij Gustschin 
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	4
1972f7468aeSSergei Poselenov 
1985d108ac8SSergei Poselenov /*
1995d108ac8SSergei Poselenov  * General PCI
2005d108ac8SSergei Poselenov  * Memory space is mapped 1-1.
2015d108ac8SSergei Poselenov  */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_PHYS		0x80000000	/* 1G PCI TLB */
2035d108ac8SSergei Poselenov 
2045e1882dfSSergei Poselenov /* PCI is clocked by the external source at 33 MHz */
2055e1882dfSSergei Poselenov #define CONFIG_PCI_CLK_FREQ	33000000
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M			*/
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE	0xE2000000
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS	CONFIG_SYS_PCI1_IO_BASE
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE	0x01000000	/* 16M			*/
2125d108ac8SSergei Poselenov 
2135d108ac8SSergei Poselenov #if defined(CONFIG_PCI)
214d39e6851SSergei Poselenov #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup	*/
2155d108ac8SSergei Poselenov #endif	/* CONFIG_PCI */
2165d108ac8SSergei Poselenov 
2175d108ac8SSergei Poselenov #define CONFIG_TSEC1	1
2185d108ac8SSergei Poselenov #define CONFIG_TSEC1_NAME	"TSEC0"
2192f845dc2SSergei Poselenov #define CONFIG_TSEC3	1
2202f845dc2SSergei Poselenov #define CONFIG_TSEC3_NAME	"TSEC1"
2215d108ac8SSergei Poselenov #undef CONFIG_MPC85XX_FEC
2225d108ac8SSergei Poselenov 
2235d108ac8SSergei Poselenov #define TSEC1_PHY_ADDR		0
2242f845dc2SSergei Poselenov #define TSEC3_PHY_ADDR		1
2255d108ac8SSergei Poselenov 
2265d108ac8SSergei Poselenov #define TSEC1_PHYIDX		0
2272f845dc2SSergei Poselenov #define TSEC3_PHYIDX		0
2285d108ac8SSergei Poselenov #define TSEC1_FLAGS		TSEC_GIGABIT
2292f845dc2SSergei Poselenov #define TSEC3_FLAGS		TSEC_GIGABIT
2305d108ac8SSergei Poselenov 
2312f845dc2SSergei Poselenov /* Options are: TSEC[0,1] */
2325d108ac8SSergei Poselenov #define CONFIG_ETHPRIME		"TSEC0"
2335d108ac8SSergei Poselenov 
234e18575d5SSergei Poselenov #define CONFIG_HAS_ETH0
235e18575d5SSergei Poselenov #define CONFIG_HAS_ETH1
236e18575d5SSergei Poselenov 
2375d108ac8SSergei Poselenov /*
2385d108ac8SSergei Poselenov  * Environment
2395d108ac8SSergei Poselenov  */
2400e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K(one sector) for env	*/
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
2420e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x4000
2430e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
2440e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
2455d108ac8SSergei Poselenov 
2465d108ac8SSergei Poselenov #define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change	*/
2485d108ac8SSergei Poselenov 
2495d108ac8SSergei Poselenov #define	CONFIG_TIMESTAMP		/* Print image info with ts	*/
2505d108ac8SSergei Poselenov 
2515d108ac8SSergei Poselenov /*
2525d108ac8SSergei Poselenov  * BOOTP options
2535d108ac8SSergei Poselenov  */
2545d108ac8SSergei Poselenov #define CONFIG_BOOTP_BOOTFILESIZE
2555d108ac8SSergei Poselenov 
2565d108ac8SSergei Poselenov #undef CONFIG_WATCHDOG			/* watchdog disabled		*/
2575d108ac8SSergei Poselenov 
2585d108ac8SSergei Poselenov /*
2595d108ac8SSergei Poselenov  * Miscellaneous configurable options
2605d108ac8SSergei Poselenov  */
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address		*/
2625d108ac8SSergei Poselenov 
2635d108ac8SSergei Poselenov /*
2645d108ac8SSergei Poselenov  * For booting Linux, the board info and command line data
2655d108ac8SSergei Poselenov  * have to be in the first 8 MB of memory, since this is
2665d108ac8SSergei Poselenov  * the maximum mapped by the Linux kernel during initialization.
2675d108ac8SSergei Poselenov  */
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux	*/
2695d108ac8SSergei Poselenov 
2705d108ac8SSergei Poselenov #if defined(CONFIG_CMD_KGDB)
2715d108ac8SSergei Poselenov #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port*/
2725d108ac8SSergei Poselenov #endif
2735d108ac8SSergei Poselenov 
2745d108ac8SSergei Poselenov #define CONFIG_LOADADDR	 200000		/* default addr for tftp & bootm*/
2755d108ac8SSergei Poselenov 
2765d108ac8SSergei Poselenov 
2775d108ac8SSergei Poselenov #define CONFIG_PREBOOT	"echo;"	\
2783e79b588SDetlev Zundel 	"echo Welcome on the ABB Socrates Board;" \
2795d108ac8SSergei Poselenov 	"echo"
2805d108ac8SSergei Poselenov 
2815d108ac8SSergei Poselenov #define	CONFIG_EXTRA_ENV_SETTINGS					\
2825d108ac8SSergei Poselenov 	"netdev=eth0\0"							\
2835d108ac8SSergei Poselenov 	"consdev=ttyS0\0"						\
2843e79b588SDetlev Zundel 	"uboot_file=/home/tftp/syscon3/u-boot.bin\0"			\
2853e79b588SDetlev Zundel 	"bootfile=/home/tftp/syscon3/uImage\0"				\
2863e79b588SDetlev Zundel 	"fdt_file=/home/tftp/syscon3/socrates.dtb\0"			\
2873e79b588SDetlev Zundel 	"initrd_file=/home/tftp/syscon3/uinitrd.gz\0"			\
2883e79b588SDetlev Zundel 	"uboot_addr=FFFA0000\0"						\
2893e79b588SDetlev Zundel 	"kernel_addr=FE000000\0"					\
2903e79b588SDetlev Zundel 	"fdt_addr=FE1E0000\0"						\
2913e79b588SDetlev Zundel 	"ramdisk_addr=FE200000\0"					\
2923e79b588SDetlev Zundel 	"fdt_addr_r=B00000\0"						\
2933e79b588SDetlev Zundel 	"kernel_addr_r=200000\0"					\
2943e79b588SDetlev Zundel 	"ramdisk_addr_r=400000\0"					\
2953e79b588SDetlev Zundel 	"rootpath=/opt/eldk/ppc_85xxDP\0"				\
2963e79b588SDetlev Zundel 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
2975d108ac8SSergei Poselenov 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
2985d108ac8SSergei Poselenov 		"nfsroot=$serverip:$rootpath\0"				\
2993e79b588SDetlev Zundel 	"addcons=setenv bootargs $bootargs "				\
3003e79b588SDetlev Zundel 		"console=$consdev,$baudrate\0"				\
3015d108ac8SSergei Poselenov 	"addip=setenv bootargs $bootargs "				\
3025d108ac8SSergei Poselenov 		"ip=$ipaddr:$serverip:$gatewayip:$netmask"		\
3035d108ac8SSergei Poselenov 		":$hostname:$netdev:off panic=1\0"			\
3043e79b588SDetlev Zundel 	"boot_nor=run ramargs addcons;"					\
305e18575d5SSergei Poselenov 		"bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"	\
306e18575d5SSergei Poselenov 	"net_nfs=tftp ${kernel_addr_r} ${bootfile}; "			\
307e18575d5SSergei Poselenov 		"tftp ${fdt_addr_r} ${fdt_file}; "			\
308e18575d5SSergei Poselenov 		"run nfsargs addip addcons;"				\
309e18575d5SSergei Poselenov 		"bootm ${kernel_addr_r} - ${fdt_addr_r}\0"		\
3103e79b588SDetlev Zundel 	"update_uboot=tftp 100000 ${uboot_file};"			\
3113e79b588SDetlev Zundel 		"protect off fffa0000 ffffffff;"			\
3123e79b588SDetlev Zundel 		"era fffa0000 ffffffff;"				\
3133e79b588SDetlev Zundel 		"cp.b 100000 fffa0000 ${filesize};"			\
3145d108ac8SSergei Poselenov 		"setenv filesize;saveenv\0"				\
3153e79b588SDetlev Zundel 	"update_kernel=tftp 100000 ${bootfile};"			\
3163e79b588SDetlev Zundel 		"era fe000000 fe1dffff;"				\
3173e79b588SDetlev Zundel 		"cp.b 100000 fe000000 ${filesize};"			\
3183e79b588SDetlev Zundel 		"setenv filesize;saveenv\0"				\
3193e79b588SDetlev Zundel 	"update_fdt=tftp 100000 ${fdt_file};" 				\
3203e79b588SDetlev Zundel 		"era fe1e0000 fe1fffff;"				\
3213e79b588SDetlev Zundel 		"cp.b 100000 fe1e0000 ${filesize};"			\
3223e79b588SDetlev Zundel 		"setenv filesize;saveenv\0"				\
3233e79b588SDetlev Zundel 	"update_initrd=tftp 100000 ${initrd_file};" 			\
3243e79b588SDetlev Zundel 		"era fe200000 fe9fffff;"				\
3253e79b588SDetlev Zundel 		"cp.b 100000 fe200000 ${filesize};"			\
3263e79b588SDetlev Zundel 		"setenv filesize;saveenv\0"				\
3273e79b588SDetlev Zundel 	"clean_data=era fea00000 fff5ffff\0"				\
3283e79b588SDetlev Zundel 	"usbargs=setenv bootargs root=/dev/sda1 rw\0" 			\
3293e79b588SDetlev Zundel 	"load_usb=usb start;" 						\
3303e79b588SDetlev Zundel 		"ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0"	\
3313e79b588SDetlev Zundel 	"boot_usb=run load_usb usbargs addcons;"			\
3323e79b588SDetlev Zundel 		"bootm ${kernel_addr_r} - ${fdt_addr};"			\
3333e79b588SDetlev Zundel 		"bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"	\
3345d108ac8SSergei Poselenov 	""
3353e79b588SDetlev Zundel #define CONFIG_BOOTCOMMAND	"run boot_nor"
3365d108ac8SSergei Poselenov 
337e18575d5SSergei Poselenov /* pass open firmware flat tree */
338e18575d5SSergei Poselenov 
339791e1dbaSSergei Poselenov /* USB support */
340791e1dbaSSergei Poselenov #define CONFIG_USB_OHCI_NEW		1
341791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI			1
342791e1dbaSSergei Poselenov #define CONFIG_PCI_OHCI_DEVNO		3 /* Number in PCI list */
343e90fb6afSYuri Tikhonov #define CONFIG_PCI_EHCI_DEVNO		(CONFIG_PCI_OHCI_DEVNO / 2)
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"ohci_pci"
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1
347791e1dbaSSergei Poselenov 
3485d108ac8SSergei Poselenov #endif	/* __CONFIG_H */
349