xref: /openbmc/u-boot/include/configs/sbc8349.h (revision a05e3f9a084fc8951d87745b3a91df246432df7d)
1 /*
2  * WindRiver SBC8349 U-Boot configuration file.
3  * Copyright (c) 2006, 2007 Wind River Systems, Inc.
4  *
5  * Paul Gortmaker <paul.gortmaker@windriver.com>
6  * Based on the MPC8349EMDS config.
7  *
8  * See file CREDITS for list of people who contributed to this
9  * project.
10  *
11  * This program is free software; you can redistribute it and/or
12  * modify it under the terms of the GNU General Public License as
13  * published by the Free Software Foundation; either version 2 of
14  * the License, or (at your option) any later version.
15  *
16  * This program is distributed in the hope that it will be useful,
17  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
19  * GNU General Public License for more details.
20  *
21  * You should have received a copy of the GNU General Public License
22  * along with this program; if not, write to the Free Software
23  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24  * MA 02111-1307 USA
25  */
26 
27 /*
28  * sbc8349 board configuration file.
29  */
30 
31 #ifndef __CONFIG_H
32 #define __CONFIG_H
33 
34 /*
35  * High Level Configuration Options
36  */
37 #define CONFIG_E300		1	/* E300 Family */
38 #define CONFIG_MPC83xx		1	/* MPC83xx family */
39 #define CONFIG_MPC834x		1	/* MPC834x family */
40 #define CONFIG_MPC8349		1	/* MPC8349 specific */
41 #define CONFIG_SBC8349		1	/* WRS SBC8349 board specific */
42 
43 /* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
44 #undef CONFIG_MPC83XX_PCI2		/* support for 2nd PCI controller */
45 
46 /*
47  * The default if PCI isn't enabled, or if no PCI clk setting is given
48  * is 66MHz; this is what the board defaults to when the PCI slot is
49  * physically empty.  The board will automatically (i.e w/o jumpers)
50  * clock down to 33MHz if you insert a 33MHz PCI card.
51  */
52 #ifdef PCI_33M
53 #define CONFIG_83XX_CLKIN	33000000	/* in Hz */
54 #else	/* 66M */
55 #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
56 #endif
57 
58 #ifndef CONFIG_SYS_CLK_FREQ
59 #ifdef PCI_33M
60 #define CONFIG_SYS_CLK_FREQ	33000000
61 #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_8X1
62 #else	/* 66M */
63 #define CONFIG_SYS_CLK_FREQ	66000000
64 #define HRCWL_CSB_TO_CLKIN	HRCWL_CSB_TO_CLKIN_4X1
65 #endif
66 #endif
67 
68 #undef CONFIG_BOARD_EARLY_INIT_F		/* call board_pre_init */
69 
70 #define CONFIG_SYS_IMMR		0xE0000000
71 
72 #undef CONFIG_SYS_DRAM_TEST				/* memory test, takes time */
73 #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest region */
74 #define CONFIG_SYS_MEMTEST_END		0x00100000
75 
76 /*
77  * DDR Setup
78  */
79 #undef CONFIG_DDR_ECC			/* only for ECC DDR module */
80 #undef CONFIG_DDR_ECC_CMD		/* use DDR ECC user commands */
81 #define CONFIG_SPD_EEPROM		/* use SPD EEPROM for DDR setup*/
82 #define CONFIG_SYS_83XX_DDR_USES_CS0		/* WRS; Fsl board uses CS2/CS3 */
83 
84 /*
85  * 32-bit data path mode.
86  *
87  * Please note that using this mode for devices with the real density of 64-bit
88  * effectively reduces the amount of available memory due to the effect of
89  * wrapping around while translating address to row/columns, for example in the
90  * 256MB module the upper 128MB get aliased with contents of the lower
91  * 128MB); normally this define should be used for devices with real 32-bit
92  * data path.
93  */
94 #undef CONFIG_DDR_32BIT
95 
96 #define CONFIG_SYS_DDR_BASE		0x00000000	/* DDR is system memory*/
97 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
98 #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
99 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	(DDR_SDRAM_CLK_CNTL_SS_EN | \
100 				DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
101 #define CONFIG_DDR_2T_TIMING
102 
103 #if defined(CONFIG_SPD_EEPROM)
104 /*
105  * Determine DDR configuration from I2C interface.
106  */
107 #define SPD_EEPROM_ADDRESS	0x52		/* DDR DIMM */
108 
109 #else
110 /*
111  * Manually set up DDR parameters
112  * NB: manual DDR setup untested on sbc834x
113  */
114 #define CONFIG_SYS_DDR_SIZE		256		/* MB */
115 #define CONFIG_SYS_DDR_CONFIG		(CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
116 #define CONFIG_SYS_DDR_TIMING_1	0x36332321
117 #define CONFIG_SYS_DDR_TIMING_2	0x00000800	/* P9-45,may need tuning */
118 #define CONFIG_SYS_DDR_CONTROL		0xc2000000	/* unbuffered,no DYN_PWR */
119 #define CONFIG_SYS_DDR_INTERVAL	0x04060100	/* autocharge,no open page */
120 
121 #if defined(CONFIG_DDR_32BIT)
122 /* set burst length to 8 for 32-bit data path */
123 #define CONFIG_SYS_DDR_MODE		0x00000023	/* DLL,normal,seq,4/2.5, 8 burst len */
124 #else
125 /* the default burst length is 4 - for 64-bit data path */
126 #define CONFIG_SYS_DDR_MODE		0x00000022	/* DLL,normal,seq,4/2.5, 4 burst len */
127 #endif
128 #endif
129 
130 /*
131  * SDRAM on the Local Bus
132  */
133 #define CONFIG_SYS_LBC_SDRAM_BASE	0x10000000	/* Localbus SDRAM */
134 #define CONFIG_SYS_LBC_SDRAM_SIZE	128		/* LBC SDRAM is 128MB */
135 
136 /*
137  * FLASH on the Local Bus
138  */
139 #define CONFIG_SYS_FLASH_CFI				/* use the Common Flash Interface */
140 #define CONFIG_FLASH_CFI_DRIVER			/* use the CFI driver */
141 #define CONFIG_SYS_FLASH_BASE		0xFF800000	/* start of FLASH   */
142 #define CONFIG_SYS_FLASH_SIZE		8		/* flash size in MB */
143 /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
144 
145 #define CONFIG_SYS_BR0_PRELIM		(CONFIG_SYS_FLASH_BASE |	/* flash Base address */ \
146 				(2 << BR_PS_SHIFT) |	/* 32 bit port size */	 \
147 				BR_V)			/* valid */
148 
149 #define CONFIG_SYS_OR0_PRELIM		0xFF806FF7	/* 8 MB flash size */
150 #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE	/* window base at flash base */
151 #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000016	/* 8 MB window size */
152 
153 #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
154 #define CONFIG_SYS_MAX_FLASH_SECT	64		/* sectors per device */
155 
156 #undef CONFIG_SYS_FLASH_CHECKSUM
157 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
158 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
159 
160 #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
161 
162 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
163 #define CONFIG_SYS_RAMBOOT
164 #else
165 #undef  CONFIG_SYS_RAMBOOT
166 #endif
167 
168 #define CONFIG_SYS_INIT_RAM_LOCK	1
169 #define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000		/* Initial RAM address */
170 #define CONFIG_SYS_INIT_RAM_END	0x1000			/* End of used area in RAM*/
171 
172 #define CONFIG_SYS_GBL_DATA_SIZE	0x100			/* num bytes initial data */
173 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
174 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
175 
176 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)		/* Reserve 256 kB for Mon */
177 #define CONFIG_SYS_MALLOC_LEN		(128 * 1024)		/* Reserved for malloc */
178 
179 /*
180  * Local Bus LCRR and LBCR regs
181  *    LCRR:  DLL bypass, Clock divider is 4
182  * External Local Bus rate is
183  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
184  */
185 #define CONFIG_SYS_LCRR	(LCRR_DBYP | LCRR_CLKDIV_4)
186 #define CONFIG_SYS_LBC_LBCR	0x00000000
187 
188 #undef CONFIG_SYS_LB_SDRAM	/* if board has SDRAM on local bus */
189 
190 #ifdef CONFIG_SYS_LB_SDRAM
191 /* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
192 /*
193  * Base Register 2 and Option Register 2 configure SDRAM.
194  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
195  *
196  * For BR2, need:
197  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
198  *    port-size = 32-bits = BR2[19:20] = 11
199  *    no parity checking = BR2[21:22] = 00
200  *    SDRAM for MSEL = BR2[24:26] = 011
201  *    Valid = BR[31] = 1
202  *
203  * 0    4    8    12   16   20   24   28
204  * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
205  *
206  * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
207  * FIXME: the top 17 bits of BR2.
208  */
209 
210 #define CONFIG_SYS_BR2_PRELIM		0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
211 #define CONFIG_SYS_LBLAWBAR2_PRELIM	0xF0000000
212 #define CONFIG_SYS_LBLAWAR2_PRELIM	0x80000019 /* 64M */
213 
214 /*
215  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
216  *
217  * For OR2, need:
218  *    64MB mask for AM, OR2[0:7] = 1111 1100
219  *                 XAM, OR2[17:18] = 11
220  *    9 columns OR2[19-21] = 010
221  *    13 rows   OR2[23-25] = 100
222  *    EAD set for extra time OR[31] = 1
223  *
224  * 0    4    8    12   16   20   24   28
225  * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
226  */
227 
228 #define CONFIG_SYS_OR2_PRELIM	0xFC006901
229 
230 #define CONFIG_SYS_LBC_LSRT	0x32000000    /* LB sdram refresh timer, about 6us */
231 #define CONFIG_SYS_LBC_MRTPR	0x20000000    /* LB refresh timer prescal, 266MHz/32 */
232 
233 #define CONFIG_SYS_LBC_LSDMR_COMMON    ( LSDMR_RFEN            \
234 				| LSDMR_BSMA1516	\
235 				| LSDMR_RFCR8		\
236 				| LSDMR_PRETOACT6	\
237 				| LSDMR_ACTTORW3	\
238 				| LSDMR_BL8		\
239 				| LSDMR_WRC3		\
240 				| LSDMR_CL3		\
241 				)
242 
243 /*
244  * SDRAM Controller configuration sequence.
245  */
246 #define CONFIG_SYS_LBC_LSDMR_1	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
247 #define CONFIG_SYS_LBC_LSDMR_2	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
248 #define CONFIG_SYS_LBC_LSDMR_3	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
249 #define CONFIG_SYS_LBC_LSDMR_4	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
250 #define CONFIG_SYS_LBC_LSDMR_5	(CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
251 #endif
252 
253 /*
254  * Serial Port
255  */
256 #define CONFIG_CONS_INDEX     1
257 #undef CONFIG_SERIAL_SOFTWARE_FIFO
258 #define CONFIG_SYS_NS16550
259 #define CONFIG_SYS_NS16550_SERIAL
260 #define CONFIG_SYS_NS16550_REG_SIZE    1
261 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
262 
263 #define CONFIG_SYS_BAUDRATE_TABLE  \
264 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
265 
266 #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_IMMR+0x4500)
267 #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_IMMR+0x4600)
268 
269 #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
270 /* Use the HUSH parser */
271 #define CONFIG_SYS_HUSH_PARSER
272 #ifdef  CONFIG_SYS_HUSH_PARSER
273 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
274 #endif
275 
276 /* pass open firmware flat tree */
277 #define CONFIG_OF_LIBFDT	1
278 #define CONFIG_OF_BOARD_SETUP	1
279 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
280 
281 /* I2C */
282 #define CONFIG_HARD_I2C			/* I2C with hardware support*/
283 #undef CONFIG_SOFT_I2C			/* I2C bit-banged */
284 #define CONFIG_FSL_I2C
285 #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
286 #define CONFIG_SYS_I2C_SLAVE		0x7F
287 #define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */
288 #define CONFIG_SYS_I2C1_OFFSET		0x3000
289 #define CONFIG_SYS_I2C2_OFFSET		0x3100
290 #define CONFIG_SYS_I2C_OFFSET		CONFIG_SYS_I2C2_OFFSET
291 /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SPD_BUS_NUM... */
292 
293 /* TSEC */
294 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
295 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
296 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
297 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
298 
299 /*
300  * General PCI
301  * Addresses are mapped 1-1.
302  */
303 #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
304 #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
305 #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
306 #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
307 #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
308 #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
309 #define CONFIG_SYS_PCI1_IO_BASE	0x00000000
310 #define CONFIG_SYS_PCI1_IO_PHYS	0xE2000000
311 #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */
312 
313 #define CONFIG_SYS_PCI2_MEM_BASE	0xA0000000
314 #define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BASE
315 #define CONFIG_SYS_PCI2_MEM_SIZE	0x10000000	/* 256M */
316 #define CONFIG_SYS_PCI2_MMIO_BASE	0xB0000000
317 #define CONFIG_SYS_PCI2_MMIO_PHYS	CONFIG_SYS_PCI2_MMIO_BASE
318 #define CONFIG_SYS_PCI2_MMIO_SIZE	0x10000000	/* 256M */
319 #define CONFIG_SYS_PCI2_IO_BASE	0x00000000
320 #define CONFIG_SYS_PCI2_IO_PHYS	0xE2100000
321 #define CONFIG_SYS_PCI2_IO_SIZE	0x00100000	/* 1M */
322 
323 #if defined(CONFIG_PCI)
324 
325 #define PCI_64BIT
326 #define PCI_ONE_PCI1
327 #if defined(PCI_64BIT)
328 #undef PCI_ALL_PCI1
329 #undef PCI_TWO_PCI1
330 #undef PCI_ONE_PCI1
331 #endif
332 
333 #define CONFIG_NET_MULTI
334 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
335 
336 #undef CONFIG_EEPRO100
337 #undef CONFIG_TULIP
338 
339 #if !defined(CONFIG_PCI_PNP)
340 	#define PCI_ENET0_IOADDR	0xFIXME
341 	#define PCI_ENET0_MEMADDR	0xFIXME
342 	#define PCI_IDSEL_NUMBER	0xFIXME
343 #endif
344 
345 #undef CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
346 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057  /* Motorola */
347 
348 #endif	/* CONFIG_PCI */
349 
350 /*
351  * TSEC configuration
352  */
353 #define CONFIG_TSEC_ENET		/* TSEC ethernet support */
354 
355 #if defined(CONFIG_TSEC_ENET)
356 #ifndef CONFIG_NET_MULTI
357 #define CONFIG_NET_MULTI	1
358 #endif
359 
360 #define CONFIG_TSEC1	1
361 #define CONFIG_TSEC1_NAME	"TSEC0"
362 #define CONFIG_TSEC2	1
363 #define CONFIG_TSEC2_NAME	"TSEC1"
364 #define CONFIG_PHY_BCM5421S	1
365 #define TSEC1_PHY_ADDR		0x19
366 #define TSEC2_PHY_ADDR		0x1a
367 #define TSEC1_PHYIDX		0
368 #define TSEC2_PHYIDX		0
369 #define TSEC1_FLAGS		TSEC_GIGABIT
370 #define TSEC2_FLAGS		TSEC_GIGABIT
371 
372 /* Options are: TSEC[0-1] */
373 #define CONFIG_ETHPRIME		"TSEC0"
374 
375 #endif	/* CONFIG_TSEC_ENET */
376 
377 /*
378  * Environment
379  */
380 #ifndef CONFIG_SYS_RAMBOOT
381 	#define CONFIG_ENV_IS_IN_FLASH	1
382 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
383 	#define CONFIG_ENV_SECT_SIZE	0x20000	/* 128K(one sector) for env */
384 	#define CONFIG_ENV_SIZE		0x2000
385 
386 /* Address and size of Redundant Environment Sector	*/
387 #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
388 #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
389 
390 #else
391 	#define CONFIG_SYS_NO_FLASH		1	/* Flash is not usable now */
392 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
393 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
394 	#define CONFIG_ENV_SIZE		0x2000
395 #endif
396 
397 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
398 #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
399 
400 
401 /*
402  * BOOTP options
403  */
404 #define CONFIG_BOOTP_BOOTFILESIZE
405 #define CONFIG_BOOTP_BOOTPATH
406 #define CONFIG_BOOTP_GATEWAY
407 #define CONFIG_BOOTP_HOSTNAME
408 
409 
410 /*
411  * Command line configuration.
412  */
413 #include <config_cmd_default.h>
414 
415 #define CONFIG_CMD_I2C
416 #define CONFIG_CMD_MII
417 #define CONFIG_CMD_PING
418 
419 #if defined(CONFIG_PCI)
420     #define CONFIG_CMD_PCI
421 #endif
422 
423 #if defined(CONFIG_SYS_RAMBOOT)
424     #undef CONFIG_CMD_SAVEENV
425     #undef CONFIG_CMD_LOADS
426 #endif
427 
428 
429 #undef CONFIG_WATCHDOG			/* watchdog disabled */
430 
431 /*
432  * Miscellaneous configurable options
433  */
434 #define CONFIG_SYS_LONGHELP			/* undef to save memory */
435 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
436 #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
437 
438 #if defined(CONFIG_CMD_KGDB)
439 	#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
440 #else
441 	#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
442 #endif
443 
444 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
445 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
446 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
447 #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
448 
449 /*
450  * For booting Linux, the board info and command line data
451  * have to be in the first 8 MB of memory, since this is
452  * the maximum mapped by the Linux kernel during initialization.
453  */
454 #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
455 
456 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST  */
457 
458 #if 1 /*528/264*/
459 #define CONFIG_SYS_HRCW_LOW (\
460 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
461 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
462 	HRCWL_CSB_TO_CLKIN |\
463 	HRCWL_VCO_1X2 |\
464 	HRCWL_CORE_TO_CSB_2X1)
465 #elif 0 /*396/132*/
466 #define CONFIG_SYS_HRCW_LOW (\
467 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
468 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
469 	HRCWL_CSB_TO_CLKIN |\
470 	HRCWL_VCO_1X4 |\
471 	HRCWL_CORE_TO_CSB_3X1)
472 #elif 0 /*264/132*/
473 #define CONFIG_SYS_HRCW_LOW (\
474 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
475 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
476 	HRCWL_CSB_TO_CLKIN |\
477 	HRCWL_VCO_1X4 |\
478 	HRCWL_CORE_TO_CSB_2X1)
479 #elif 0 /*132/132*/
480 #define CONFIG_SYS_HRCW_LOW (\
481 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
482 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
483 	HRCWL_CSB_TO_CLKIN |\
484 	HRCWL_VCO_1X4 |\
485 	HRCWL_CORE_TO_CSB_1X1)
486 #elif 0 /*264/264 */
487 #define CONFIG_SYS_HRCW_LOW (\
488 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
489 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
490 	HRCWL_CSB_TO_CLKIN |\
491 	HRCWL_VCO_1X4 |\
492 	HRCWL_CORE_TO_CSB_1X1)
493 #endif
494 
495 #if defined(PCI_64BIT)
496 #define CONFIG_SYS_HRCW_HIGH (\
497 	HRCWH_PCI_HOST |\
498 	HRCWH_64_BIT_PCI |\
499 	HRCWH_PCI1_ARBITER_ENABLE |\
500 	HRCWH_PCI2_ARBITER_DISABLE |\
501 	HRCWH_CORE_ENABLE |\
502 	HRCWH_FROM_0X00000100 |\
503 	HRCWH_BOOTSEQ_DISABLE |\
504 	HRCWH_SW_WATCHDOG_DISABLE |\
505 	HRCWH_ROM_LOC_LOCAL_16BIT |\
506 	HRCWH_TSEC1M_IN_GMII |\
507 	HRCWH_TSEC2M_IN_GMII )
508 #else
509 #define CONFIG_SYS_HRCW_HIGH (\
510 	HRCWH_PCI_HOST |\
511 	HRCWH_32_BIT_PCI |\
512 	HRCWH_PCI1_ARBITER_ENABLE |\
513 	HRCWH_PCI2_ARBITER_ENABLE |\
514 	HRCWH_CORE_ENABLE |\
515 	HRCWH_FROM_0X00000100 |\
516 	HRCWH_BOOTSEQ_DISABLE |\
517 	HRCWH_SW_WATCHDOG_DISABLE |\
518 	HRCWH_ROM_LOC_LOCAL_16BIT |\
519 	HRCWH_TSEC1M_IN_GMII |\
520 	HRCWH_TSEC2M_IN_GMII )
521 #endif
522 
523 /* System IO Config */
524 #define CONFIG_SYS_SICRH 0
525 #define CONFIG_SYS_SICRL SICRL_LDP_A
526 
527 #define CONFIG_SYS_HID0_INIT	0x000000000
528 #define CONFIG_SYS_HID0_FINAL	HID0_ENABLE_MACHINE_CHECK
529 
530 /* #define CONFIG_SYS_HID0_FINAL		(\
531 	HID0_ENABLE_INSTRUCTION_CACHE |\
532 	HID0_ENABLE_M_BIT |\
533 	HID0_ENABLE_ADDRESS_BROADCAST ) */
534 
535 
536 #define CONFIG_SYS_HID2 HID2_HBE
537 
538 #define CONFIG_HIGH_BATS	1	/* High BATs supported */
539 
540 /* DDR @ 0x00000000 */
541 #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
542 #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
543 
544 /* PCI @ 0x80000000 */
545 #ifdef CONFIG_PCI
546 #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
547 #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
548 #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
549 #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
550 #else
551 #define CONFIG_SYS_IBAT1L	(0)
552 #define CONFIG_SYS_IBAT1U	(0)
553 #define CONFIG_SYS_IBAT2L	(0)
554 #define CONFIG_SYS_IBAT2U	(0)
555 #endif
556 
557 #ifdef CONFIG_MPC83XX_PCI2
558 #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
559 #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
560 #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
561 #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
562 #else
563 #define CONFIG_SYS_IBAT3L	(0)
564 #define CONFIG_SYS_IBAT3U	(0)
565 #define CONFIG_SYS_IBAT4L	(0)
566 #define CONFIG_SYS_IBAT4U	(0)
567 #endif
568 
569 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
570 #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
571 #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
572 
573 /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
574 #define CONFIG_SYS_IBAT6L	(0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
575 				 BATL_GUARDEDSTORAGE)
576 #define CONFIG_SYS_IBAT6U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
577 
578 #define CONFIG_SYS_IBAT7L	(0)
579 #define CONFIG_SYS_IBAT7U	(0)
580 
581 #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
582 #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
583 #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
584 #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
585 #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
586 #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
587 #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
588 #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
589 #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
590 #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
591 #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
592 #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
593 #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
594 #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
595 #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
596 #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
597 
598 /*
599  * Internal Definitions
600  *
601  * Boot Flags
602  */
603 #define BOOTFLAG_COLD	0x01	/* Normal Power-On: Boot from FLASH */
604 #define BOOTFLAG_WARM	0x02	/* Software reboot */
605 
606 #if defined(CONFIG_CMD_KGDB)
607 #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
608 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
609 #endif
610 
611 /*
612  * Environment Configuration
613  */
614 #define CONFIG_ENV_OVERWRITE
615 
616 #if defined(CONFIG_TSEC_ENET)
617 #define CONFIG_HAS_ETH0
618 #define CONFIG_ETHADDR		00:a0:1e:a0:13:8d
619 #define CONFIG_HAS_ETH1
620 #define CONFIG_ETH1ADDR		00:a0:1e:a0:13:8e
621 #endif
622 
623 #define CONFIG_IPADDR		192.168.1.234
624 
625 #define CONFIG_HOSTNAME		SBC8349
626 #define CONFIG_ROOTPATH		/tftpboot/rootfs
627 #define CONFIG_BOOTFILE		uImage
628 
629 #define CONFIG_SERVERIP		192.168.1.1
630 #define CONFIG_GATEWAYIP	192.168.1.1
631 #define CONFIG_NETMASK		255.255.255.0
632 
633 #define CONFIG_LOADADDR		800000	/* default location for tftp and bootm */
634 
635 #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
636 #undef  CONFIG_BOOTARGS			/* the boot command will set bootargs */
637 
638 #define CONFIG_BAUDRATE	 115200
639 
640 #define	CONFIG_EXTRA_ENV_SETTINGS					\
641 	"netdev=eth0\0"							\
642 	"hostname=sbc8349\0"						\
643 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
644 		"nfsroot=${serverip}:${rootpath}\0"			\
645 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
646 	"addip=setenv bootargs ${bootargs} "				\
647 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
648 		":${hostname}:${netdev}:off panic=1\0"			\
649 	"addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
650 	"flash_nfs=run nfsargs addip addtty;"				\
651 		"bootm ${kernel_addr}\0"				\
652 	"flash_self=run ramargs addip addtty;"				\
653 		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
654 	"net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;"	\
655 		"bootm\0"						\
656 	"load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0"		\
657 	"update=protect off ff800000 ff83ffff; "			\
658 		"era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0"	\
659 	"upd=run load update\0"						\
660 	"fdtaddr=780000\0"						\
661 	"fdtfile=sbc8349.dtb\0"						\
662 	""
663 
664 #define CONFIG_NFSBOOTCOMMAND	                                        \
665    "setenv bootargs root=/dev/nfs rw "                                  \
666       "nfsroot=$serverip:$rootpath "                                    \
667       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
668       "console=$consoledev,$baudrate $othbootargs;"                     \
669    "tftp $loadaddr $bootfile;"                                          \
670    "tftp $fdtaddr $fdtfile;"						\
671    "bootm $loadaddr - $fdtaddr"
672 
673 #define CONFIG_RAMBOOTCOMMAND						\
674    "setenv bootargs root=/dev/ram rw "                                  \
675       "console=$consoledev,$baudrate $othbootargs;"                     \
676    "tftp $ramdiskaddr $ramdiskfile;"                                    \
677    "tftp $loadaddr $bootfile;"                                          \
678    "tftp $fdtaddr $fdtfile;"						\
679    "bootm $loadaddr $ramdiskaddr $fdtaddr"
680 
681 #define CONFIG_BOOTCOMMAND	"run flash_self"
682 
683 #endif	/* __CONFIG_H */
684