1f0a2c7b4SIlko Iliev /* 2f0a2c7b4SIlko Iliev * (C) Copyright 2007-2008 3f0a2c7b4SIlko Iliev * Stelian Pop <stelian.pop@leadtechdesign.com> 4f0a2c7b4SIlko Iliev * Lead Tech Design <www.leadtechdesign.com> 5f0a2c7b4SIlko Iliev * Ilko Iliev <www.ronetix.at> 6f0a2c7b4SIlko Iliev * 7f0a2c7b4SIlko Iliev * Configuation settings for the RONETIX PM9263 board. 8f0a2c7b4SIlko Iliev * 9f0a2c7b4SIlko Iliev * See file CREDITS for list of people who contributed to this 10f0a2c7b4SIlko Iliev * project. 11f0a2c7b4SIlko Iliev * 12f0a2c7b4SIlko Iliev * This program is free software; you can redistribute it and/or 13f0a2c7b4SIlko Iliev * modify it under the terms of the GNU General Public License as 14f0a2c7b4SIlko Iliev * published by the Free Software Foundation; either version 2 of 15f0a2c7b4SIlko Iliev * the License, or (at your option) any later version. 16f0a2c7b4SIlko Iliev * 17f0a2c7b4SIlko Iliev * This program is distributed in the hope that it will be useful, 18f0a2c7b4SIlko Iliev * but WITHOUT ANY WARRANTY; without even the implied warranty of 19f0a2c7b4SIlko Iliev * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20f0a2c7b4SIlko Iliev * GNU General Public License for more details. 21f0a2c7b4SIlko Iliev * 22f0a2c7b4SIlko Iliev * You should have received a copy of the GNU General Public License 23f0a2c7b4SIlko Iliev * along with this program; if not, write to the Free Software 24f0a2c7b4SIlko Iliev * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25f0a2c7b4SIlko Iliev * MA 02111-1307 USA 26f0a2c7b4SIlko Iliev */ 27f0a2c7b4SIlko Iliev 28f0a2c7b4SIlko Iliev #ifndef __CONFIG_H 29f0a2c7b4SIlko Iliev #define __CONFIG_H 30f0a2c7b4SIlko Iliev 31f0a2c7b4SIlko Iliev /* ARM asynchronous clock */ 32b2403589SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_DISPLAY_CPUINFO 33f0a2c7b4SIlko Iliev #define CONFIG_DISPLAY_BOARDINFO 34f0a2c7b4SIlko Iliev 3501550a2bSJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_DIV 6 3601550a2bSJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_MUL 65 37f0a2c7b4SIlko Iliev #define MAIN_PLL_DIV 2 /* 2 or 4 */ 387c966a8bSAchim Ehrlich #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 39f0a2c7b4SIlko Iliev 406ebff365SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 41f0a2c7b4SIlko Iliev 42f0a2c7b4SIlko Iliev #define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */ 43f0a2c7b4SIlko Iliev #define CONFIG_AT91SAM9263 1 /* It's an Atmel AT91SAM9263 SoC*/ 44f0a2c7b4SIlko Iliev #define CONFIG_PM9263 1 /* on a Ronetix PM9263 Board */ 45f0a2c7b4SIlko Iliev #define CONFIG_ARCH_CPU_INIT 46f0a2c7b4SIlko Iliev #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */ 47f0a2c7b4SIlko Iliev 48f0a2c7b4SIlko Iliev /* clocks */ 4901550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MOR_VAL \ 50*20d98c2cSAsen Dimov (AT91_PMC_MOR_MOSCEN | \ 5101550a2bSJean-Christophe PLAGNIOL-VILLARD (255 << 8)) /* Main Oscillator Start-up Time */ 52f0a2c7b4SIlko Iliev #define CONFIG_SYS_PLLAR_VAL \ 53*20d98c2cSAsen Dimov (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \ 54*20d98c2cSAsen Dimov AT91_PMC_PLLXR_OUT(3) | \ 55*20d98c2cSAsen Dimov AT91_PMC_PLLXR_PLLCOUNT(0x3f) | /* PLL Counter */\ 5601550a2bSJean-Christophe PLAGNIOL-VILLARD (2 << 28) | /* PLL Clock Frequency Range */ \ 5701550a2bSJean-Christophe PLAGNIOL-VILLARD ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV)) 58f0a2c7b4SIlko Iliev 59f0a2c7b4SIlko Iliev #if (MAIN_PLL_DIV == 2) 60f0a2c7b4SIlko Iliev /* PCK/2 = MCK Master Clock from PLLA */ 6101550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MCKR1_VAL \ 62*20d98c2cSAsen Dimov (AT91_PMC_MCKR_CSS_SLOW | \ 63*20d98c2cSAsen Dimov AT91_PMC_MCKR_PRES_1 | \ 64*20d98c2cSAsen Dimov AT91_PMC_MCKR_MDIV_2) 65f0a2c7b4SIlko Iliev /* PCK/2 = MCK Master Clock from PLLA */ 6601550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MCKR2_VAL \ 67*20d98c2cSAsen Dimov (AT91_PMC_MCKR_CSS_PLLA | \ 68*20d98c2cSAsen Dimov AT91_PMC_MCKR_PRES_1 | \ 69*20d98c2cSAsen Dimov AT91_PMC_MCKR_MDIV_2) 70f0a2c7b4SIlko Iliev #else 71f0a2c7b4SIlko Iliev /* PCK/4 = MCK Master Clock from PLLA */ 7201550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MCKR1_VAL \ 73*20d98c2cSAsen Dimov (AT91_PMC_MCKR_CSS_SLOW | \ 74*20d98c2cSAsen Dimov AT91_PMC_MCKR_PRES_1 | \ 75*20d98c2cSAsen Dimov AT91_PMC_MCKR_MDIV_4) 76f0a2c7b4SIlko Iliev /* PCK/4 = MCK Master Clock from PLLA */ 7701550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MCKR2_VAL \ 78*20d98c2cSAsen Dimov (AT91_PMC_MCKR_CSS_PLLA | \ 79*20d98c2cSAsen Dimov AT91_PMC_MCKR_PRES_1 | \ 80*20d98c2cSAsen Dimov AT91_PMC_MCKR_MDIV_4) 81f0a2c7b4SIlko Iliev #endif 82f0a2c7b4SIlko Iliev /* define PDC[31:16] as DATA[31:16] */ 83f0a2c7b4SIlko Iliev #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000 84f0a2c7b4SIlko Iliev /* no pull-up for D[31:16] */ 85f0a2c7b4SIlko Iliev #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000 86f0a2c7b4SIlko Iliev /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */ 8701550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MATRIX_EBI0CSA_VAL \ 88*20d98c2cSAsen Dimov (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \ 89*20d98c2cSAsen Dimov AT91_MATRIX_CSA_EBI_CS1A) 90f0a2c7b4SIlko Iliev 91f0a2c7b4SIlko Iliev /* SDRAM */ 92f0a2c7b4SIlko Iliev /* SDRAMC_MR Mode register */ 93f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL1 0 94f0a2c7b4SIlko Iliev /* SDRAMC_TR - Refresh Timer register */ 9501550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL1 0x3AA 9601550a2bSJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_CR - Configuration register*/ 9701550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_CR_VAL \ 9801550a2bSJean-Christophe PLAGNIOL-VILLARD (AT91_SDRAMC_NC_9 | \ 9901550a2bSJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_NR_13 | \ 10001550a2bSJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_NB_4 | \ 10101550a2bSJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_CAS_2 | \ 10201550a2bSJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_DBW_32 | \ 10301550a2bSJean-Christophe PLAGNIOL-VILLARD (2 << 8) | /* tWR - Write Recovery Delay */ \ 10401550a2bSJean-Christophe PLAGNIOL-VILLARD (7 << 12) | /* tRC - Row Cycle Delay */ \ 10501550a2bSJean-Christophe PLAGNIOL-VILLARD (2 << 16) | /* tRP - Row Precharge Delay */ \ 10601550a2bSJean-Christophe PLAGNIOL-VILLARD (2 << 20) | /* tRCD - Row to Column Delay */ \ 10701550a2bSJean-Christophe PLAGNIOL-VILLARD (5 << 24) | /* tRAS - Active to Precharge Delay */ \ 10801550a2bSJean-Christophe PLAGNIOL-VILLARD (8 << 28)) /* tXSR - Exit Self Refresh to Active Delay */ 10901550a2bSJean-Christophe PLAGNIOL-VILLARD 110f0a2c7b4SIlko Iliev /* Memory Device Register -> SDRAM */ 11101550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM 11201550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE 113f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ 11401550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH 115f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ 116f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ 117f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ 118f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ 119f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */ 120f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */ 121f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */ 122f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */ 12301550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR 124f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */ 12501550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL 126f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */ 127f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */ 128f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */ 129f0a2c7b4SIlko Iliev 130f0a2c7b4SIlko Iliev /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */ 13101550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_SETUP0_VAL \ 132*20d98c2cSAsen Dimov (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \ 133*20d98c2cSAsen Dimov AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10)) 13401550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_PULSE0_VAL \ 135*20d98c2cSAsen Dimov (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \ 136*20d98c2cSAsen Dimov AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11)) 13701550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_CYCLE0_VAL \ 138*20d98c2cSAsen Dimov (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22)) 13901550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_MODE0_VAL \ 140*20d98c2cSAsen Dimov (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \ 141*20d98c2cSAsen Dimov AT91_SMC_MODE_DBW_16 | \ 142*20d98c2cSAsen Dimov AT91_SMC_MODE_TDF | \ 143*20d98c2cSAsen Dimov AT91_SMC_MODE_TDF_CYCLE(6)) 144f0a2c7b4SIlko Iliev 14501550a2bSJean-Christophe PLAGNIOL-VILLARD /* user reset enable */ 14601550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RSTC_RMR_VAL \ 14701550a2bSJean-Christophe PLAGNIOL-VILLARD (AT91_RSTC_KEY | \ 148*20d98c2cSAsen Dimov AT91_RSTC_CR_PROCRST | \ 149*20d98c2cSAsen Dimov AT91_RSTC_MR_ERSTL(1) | \ 150*20d98c2cSAsen Dimov AT91_RSTC_MR_ERSTL(2)) 151f0a2c7b4SIlko Iliev 15201550a2bSJean-Christophe PLAGNIOL-VILLARD /* Disable Watchdog */ 15301550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WDTC_WDMR_VAL \ 154*20d98c2cSAsen Dimov (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \ 155*20d98c2cSAsen Dimov AT91_WDT_MR_WDV(0xfff) | \ 156*20d98c2cSAsen Dimov AT91_WDT_MR_WDDIS | \ 157*20d98c2cSAsen Dimov AT91_WDT_MR_WDD(0xfff)) 158f0a2c7b4SIlko Iliev 159f0a2c7b4SIlko Iliev #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 160f0a2c7b4SIlko Iliev #define CONFIG_SETUP_MEMORY_TAGS 1 161f0a2c7b4SIlko Iliev #define CONFIG_INITRD_TAG 1 162f0a2c7b4SIlko Iliev 163f0a2c7b4SIlko Iliev #undef CONFIG_SKIP_LOWLEVEL_INIT 164f0a2c7b4SIlko Iliev #undef CONFIG_SKIP_RELOCATE_UBOOT 165f0a2c7b4SIlko Iliev #define CONFIG_USER_LOWLEVEL_INIT 1 166f0a2c7b4SIlko Iliev 167f0a2c7b4SIlko Iliev /* 168f0a2c7b4SIlko Iliev * Hardware drivers 169f0a2c7b4SIlko Iliev */ 170ea8fbba7SJens Scharsig #define CONFIG_AT91_GPIO 1 171f0a2c7b4SIlko Iliev #define CONFIG_ATMEL_USART 1 172f0a2c7b4SIlko Iliev #undef CONFIG_USART0 173f0a2c7b4SIlko Iliev #undef CONFIG_USART1 174f0a2c7b4SIlko Iliev #undef CONFIG_USART2 175f0a2c7b4SIlko Iliev #define CONFIG_USART3 1 /* USART 3 is DBGU */ 176f0a2c7b4SIlko Iliev 177f0a2c7b4SIlko Iliev /* LCD */ 178f0a2c7b4SIlko Iliev #define CONFIG_LCD 1 179f0a2c7b4SIlko Iliev #define LCD_BPP LCD_COLOR8 180f0a2c7b4SIlko Iliev #define CONFIG_LCD_LOGO 1 181f0a2c7b4SIlko Iliev #undef LCD_TEST_PATTERN 182f0a2c7b4SIlko Iliev #define CONFIG_LCD_INFO 1 183f0a2c7b4SIlko Iliev #define CONFIG_LCD_INFO_BELOW_LOGO 1 184f0a2c7b4SIlko Iliev #define CONFIG_SYS_WHITE_ON_BLACK 1 185f0a2c7b4SIlko Iliev #define CONFIG_ATMEL_LCD 1 186f0a2c7b4SIlko Iliev #define CONFIG_ATMEL_LCD_BGR555 1 187f0a2c7b4SIlko Iliev #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 188f0a2c7b4SIlko Iliev 189f0a2c7b4SIlko Iliev #define CONFIG_LCD_IN_PSRAM 1 190f0a2c7b4SIlko Iliev 191f0a2c7b4SIlko Iliev /* LED */ 192f0a2c7b4SIlko Iliev #define CONFIG_AT91_LED 193*20d98c2cSAsen Dimov #define CONFIG_RED_LED AT91_PIO_PORTB, 7 /* this is the power led */ 194*20d98c2cSAsen Dimov #define CONFIG_GREEN_LED AT91_PIO_PORTB, 8 /* this is the user1 led */ 195f0a2c7b4SIlko Iliev 196f0a2c7b4SIlko Iliev #define CONFIG_BOOTDELAY 3 197f0a2c7b4SIlko Iliev 198f0a2c7b4SIlko Iliev /* 199f0a2c7b4SIlko Iliev * BOOTP options 200f0a2c7b4SIlko Iliev */ 201f0a2c7b4SIlko Iliev #define CONFIG_BOOTP_BOOTFILESIZE 1 202f0a2c7b4SIlko Iliev #define CONFIG_BOOTP_BOOTPATH 1 203f0a2c7b4SIlko Iliev #define CONFIG_BOOTP_GATEWAY 1 204f0a2c7b4SIlko Iliev #define CONFIG_BOOTP_HOSTNAME 1 205f0a2c7b4SIlko Iliev 206f0a2c7b4SIlko Iliev /* 207f0a2c7b4SIlko Iliev * Command line configuration. 208f0a2c7b4SIlko Iliev */ 209f0a2c7b4SIlko Iliev #include <config_cmd_default.h> 210f0a2c7b4SIlko Iliev #undef CONFIG_CMD_BDI 211f0a2c7b4SIlko Iliev #undef CONFIG_CMD_IMI 212f0a2c7b4SIlko Iliev #undef CONFIG_CMD_FPGA 213f0a2c7b4SIlko Iliev #undef CONFIG_CMD_LOADS 214f0a2c7b4SIlko Iliev #undef CONFIG_CMD_IMLS 215f0a2c7b4SIlko Iliev 216f0a2c7b4SIlko Iliev #define CONFIG_CMD_PING 1 217f0a2c7b4SIlko Iliev #define CONFIG_CMD_DHCP 1 218f0a2c7b4SIlko Iliev #define CONFIG_CMD_NAND 1 219f0a2c7b4SIlko Iliev #define CONFIG_CMD_USB 1 220f0a2c7b4SIlko Iliev 221f0a2c7b4SIlko Iliev /* SDRAM */ 222f0a2c7b4SIlko Iliev #define CONFIG_NR_DRAM_BANKS 1 223f0a2c7b4SIlko Iliev #define PHYS_SDRAM 0x20000000 224f0a2c7b4SIlko Iliev #define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */ 225f0a2c7b4SIlko Iliev 226f0a2c7b4SIlko Iliev /* DataFlash */ 227f0a2c7b4SIlko Iliev #define CONFIG_ATMEL_DATAFLASH_SPI 228f0a2c7b4SIlko Iliev #define CONFIG_HAS_DATAFLASH 1 229f0a2c7b4SIlko Iliev #define CONFIG_SYS_SPI_WRITE_TOUT (5 * CONFIG_SYS_HZ) 230f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAX_DATAFLASH_BANKS 1 231f0a2c7b4SIlko Iliev #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */ 232f0a2c7b4SIlko Iliev #define AT91_SPI_CLK 15000000 233f0a2c7b4SIlko Iliev #define DATAFLASH_TCSS (0x1a << 16) 234f0a2c7b4SIlko Iliev #define DATAFLASH_TCHS (0x1 << 24) 235f0a2c7b4SIlko Iliev 236f0a2c7b4SIlko Iliev /* NOR flash, if populated */ 237f0a2c7b4SIlko Iliev #define CONFIG_SYS_FLASH_CFI 1 238f0a2c7b4SIlko Iliev #define CONFIG_FLASH_CFI_DRIVER 1 239f0a2c7b4SIlko Iliev #define PHYS_FLASH_1 0x10000000 240f0a2c7b4SIlko Iliev #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 241f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAX_FLASH_SECT 256 242f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAX_FLASH_BANKS 1 243f0a2c7b4SIlko Iliev 244f0a2c7b4SIlko Iliev /* NAND flash */ 245f0a2c7b4SIlko Iliev #ifdef CONFIG_CMD_NAND 246f0a2c7b4SIlko Iliev #define CONFIG_NAND_ATMEL 247f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_MAX_CHIPS 1 248f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAX_NAND_DEVICE 1 249f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_BASE 0x40000000 250f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_DBW_8 1 251f0a2c7b4SIlko Iliev /* our ALE is AD21 */ 252f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) 253f0a2c7b4SIlko Iliev /* our CLE is AD22 */ 254f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) 255*20d98c2cSAsen Dimov #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIO_PORTD, 15 256*20d98c2cSAsen Dimov #define CONFIG_SYS_NAND_READY_PIN AT91_PIO_PORTB, 30 2572eb99ca8SWolfgang Denk 258f0a2c7b4SIlko Iliev #endif 259f0a2c7b4SIlko Iliev 260f0a2c7b4SIlko Iliev #define CONFIG_CMD_JFFS2 1 261f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_CMDLINE 1 262f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_NAND 1 263f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */ 264f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */ 265f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition size*/ 266f0a2c7b4SIlko Iliev 267f0a2c7b4SIlko Iliev /* PSRAM */ 268f0a2c7b4SIlko Iliev #define PHYS_PSRAM 0x70000000 269f0a2c7b4SIlko Iliev #define PHYS_PSRAM_SIZE 0x00400000 /* 4MB */ 270*20d98c2cSAsen Dimov /* Slave EBI1, PSRAM connected */ 271*20d98c2cSAsen Dimov #define CONFIG_PSRAM_SCFG (AT91_MATRIX_SCFG_ARBT_FIXED_PRIORITY | \ 272*20d98c2cSAsen Dimov AT91_MATRIX_SCFG_FIXED_DEFMSTR(5) | \ 273*20d98c2cSAsen Dimov AT91_MATRIX_SCFG_DEFMSTR_TYPE_FIXED | \ 274*20d98c2cSAsen Dimov AT91_MATRIX_SCFG_SLOT_CYCLE(255)) 275f0a2c7b4SIlko Iliev 276f0a2c7b4SIlko Iliev /* Ethernet */ 277f0a2c7b4SIlko Iliev #define CONFIG_MACB 1 278f0a2c7b4SIlko Iliev #define CONFIG_RMII 1 279f0a2c7b4SIlko Iliev #define CONFIG_NET_MULTI 1 280f0a2c7b4SIlko Iliev #define CONFIG_NET_RETRY_COUNT 20 281f0a2c7b4SIlko Iliev #define CONFIG_RESET_PHY_R 1 282f0a2c7b4SIlko Iliev 283f0a2c7b4SIlko Iliev /* USB */ 284f0a2c7b4SIlko Iliev #define CONFIG_USB_ATMEL 285f0a2c7b4SIlko Iliev #define CONFIG_USB_OHCI_NEW 1 286f0a2c7b4SIlko Iliev #define CONFIG_DOS_PARTITION 1 287f0a2c7b4SIlko Iliev #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 288f0a2c7b4SIlko Iliev #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */ 289f0a2c7b4SIlko Iliev #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263" 290f0a2c7b4SIlko Iliev #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 291f0a2c7b4SIlko Iliev #define CONFIG_USB_STORAGE 1 292f0a2c7b4SIlko Iliev 293f0a2c7b4SIlko Iliev #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ 294f0a2c7b4SIlko Iliev 295f0a2c7b4SIlko Iliev #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM 296f0a2c7b4SIlko Iliev #define CONFIG_SYS_MEMTEST_END 0x23e00000 297f0a2c7b4SIlko Iliev 298f0a2c7b4SIlko Iliev #define CONFIG_SYS_USE_FLASH 1 299f0a2c7b4SIlko Iliev #undef CONFIG_SYS_USE_DATAFLASH 300f0a2c7b4SIlko Iliev #undef CONFIG_SYS_USE_NANDFLASH 301f0a2c7b4SIlko Iliev 302f0a2c7b4SIlko Iliev #ifdef CONFIG_SYS_USE_DATAFLASH 303f0a2c7b4SIlko Iliev 304f0a2c7b4SIlko Iliev /* bootstrap + u-boot + env + linux in dataflash on CS0 */ 305f0a2c7b4SIlko Iliev #define CONFIG_ENV_IS_IN_DATAFLASH 306f0a2c7b4SIlko Iliev #define CFG_MONITOR_BASE (CFG_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400) 307f0a2c7b4SIlko Iliev #define CONFIG_ENV_OFFSET 0x4200 308f0a2c7b4SIlko Iliev #define CONFIG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET) 309f0a2c7b4SIlko Iliev #define CONFIG_ENV_SIZE 0x4200 310f0a2c7b4SIlko Iliev #define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x22000000 0x210000; bootm" 311f0a2c7b4SIlko Iliev #define CONFIG_BOOTARGS "console=ttyS0,115200 " \ 312f0a2c7b4SIlko Iliev "root=/dev/mtdblock0 " \ 313918319c7SAlbin Tonnerre "mtdparts=atmel_nand:-(root) "\ 314f0a2c7b4SIlko Iliev "rw rootfstype=jffs2" 315f0a2c7b4SIlko Iliev 316f0a2c7b4SIlko Iliev #elif defined(CONFIG_SYS_USE_NANDFLASH) /* CFG_USE_NANDFLASH */ 317f0a2c7b4SIlko Iliev 318f0a2c7b4SIlko Iliev /* bootstrap + u-boot + env + linux in nandflash */ 319f0a2c7b4SIlko Iliev #define CONFIG_ENV_IS_IN_NAND 320f0a2c7b4SIlko Iliev #define CONFIG_ENV_OFFSET 0x60000 321f0a2c7b4SIlko Iliev #define CONFIG_ENV_OFFSET_REDUND 0x80000 322f0a2c7b4SIlko Iliev #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */ 323f0a2c7b4SIlko Iliev #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm" 324f0a2c7b4SIlko Iliev #define CONFIG_BOOTARGS "console=ttyS0,115200 " \ 325f0a2c7b4SIlko Iliev "root=/dev/mtdblock5 " \ 326918319c7SAlbin Tonnerre "mtdparts=atmel_nand:" \ 327f0a2c7b4SIlko Iliev "128k(bootstrap)ro," \ 328f0a2c7b4SIlko Iliev "256k(uboot)ro," \ 329f0a2c7b4SIlko Iliev "128k(env1)ro," \ 330f0a2c7b4SIlko Iliev "128k(env2)ro," \ 331f0a2c7b4SIlko Iliev "2M(linux)," \ 332f0a2c7b4SIlko Iliev "-(root) " \ 333f0a2c7b4SIlko Iliev "rw rootfstype=jffs2" 334f0a2c7b4SIlko Iliev 335f0a2c7b4SIlko Iliev #elif defined(CONFIG_SYS_USE_FLASH) /* CFG_USE_FLASH */ 336f0a2c7b4SIlko Iliev 337f0a2c7b4SIlko Iliev #define CONFIG_ENV_IS_IN_FLASH 1 338f0a2c7b4SIlko Iliev #define CONFIG_ENV_OFFSET 0x40000 339f0a2c7b4SIlko Iliev #define CONFIG_ENV_SECT_SIZE 0x10000 340f0a2c7b4SIlko Iliev #define CONFIG_ENV_SIZE 0x10000 341f0a2c7b4SIlko Iliev #define CONFIG_ENV_OVERWRITE 1 342f0a2c7b4SIlko Iliev 343f0a2c7b4SIlko Iliev /* JFFS Partition offset set */ 344f0a2c7b4SIlko Iliev #define CONFIG_SYS_JFFS2_FIRST_BANK 0 345f0a2c7b4SIlko Iliev #define CONFIG_SYS_JFFS2_NUM_BANKS 1 346f0a2c7b4SIlko Iliev 347f0a2c7b4SIlko Iliev /* 512k reserved for u-boot */ 348f0a2c7b4SIlko Iliev #define CONFIG_SYS_JFFS2_FIRST_SECTOR 11 349f0a2c7b4SIlko Iliev 350f0a2c7b4SIlko Iliev #define CONFIG_BOOTCOMMAND "run flashboot" 351f0a2c7b4SIlko Iliev #define CONFIG_ROOTPATH /ronetix/rootfs 352f0a2c7b4SIlko Iliev #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n" 353f0a2c7b4SIlko Iliev 354f0a2c7b4SIlko Iliev #define CONFIG_CON_ROT "fbcon=rotate:3 " 355f0a2c7b4SIlko Iliev #define CONFIG_BOOTARGS "root=/dev/mtdblock4 rootfstype=jffs2 "\ 356f0a2c7b4SIlko Iliev CONFIG_CON_ROT 357f0a2c7b4SIlko Iliev 358f0a2c7b4SIlko Iliev #define MTDIDS_DEFAULT "nor0=physmap-flash.0,nand0=nand" 359f0a2c7b4SIlko Iliev #define MTDPARTS_DEFAULT \ 360f0a2c7b4SIlko Iliev "mtdparts=physmap-flash.0:" \ 361f0a2c7b4SIlko Iliev "256k(u-boot)ro," \ 362f0a2c7b4SIlko Iliev "64k(u-boot-env)ro," \ 363f0a2c7b4SIlko Iliev "1408k(kernel)," \ 364f0a2c7b4SIlko Iliev "-(rootfs);" \ 365f0a2c7b4SIlko Iliev "nand:-(nand)" 366f0a2c7b4SIlko Iliev 367f0a2c7b4SIlko Iliev #define CONFIG_EXTRA_ENV_SETTINGS \ 368f0a2c7b4SIlko Iliev "mtdids=" MTDIDS_DEFAULT "\0" \ 369f0a2c7b4SIlko Iliev "mtdparts=" MTDPARTS_DEFAULT "\0" \ 370f0a2c7b4SIlko Iliev "partition=nand0,0\0" \ 371f0a2c7b4SIlko Iliev "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \ 372f0a2c7b4SIlko Iliev "nfsargs=setenv bootargs root=/dev/nfs rw " \ 373f0a2c7b4SIlko Iliev CONFIG_CON_ROT \ 374f0a2c7b4SIlko Iliev "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \ 375f0a2c7b4SIlko Iliev "addip=setenv bootargs $(bootargs) " \ 376f0a2c7b4SIlko Iliev "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\ 377f0a2c7b4SIlko Iliev ":$(hostname):eth0:off\0" \ 378f0a2c7b4SIlko Iliev "ramboot=tftpboot 0x22000000 vmImage;" \ 379f0a2c7b4SIlko Iliev "run ramargs;run addip;bootm 22000000\0" \ 380f0a2c7b4SIlko Iliev "nfsboot=tftpboot 0x22000000 vmImage;" \ 381f0a2c7b4SIlko Iliev "run nfsargs;run addip;bootm 22000000\0" \ 382f0a2c7b4SIlko Iliev "flashboot=run ramargs;run addip;bootm 0x10050000\0" \ 383f0a2c7b4SIlko Iliev "" 384f0a2c7b4SIlko Iliev 385f0a2c7b4SIlko Iliev #else 386f0a2c7b4SIlko Iliev #error "Undefined memory device" 387f0a2c7b4SIlko Iliev #endif 388f0a2c7b4SIlko Iliev 389f0a2c7b4SIlko Iliev #define CONFIG_BAUDRATE 115200 390f0a2c7b4SIlko Iliev #define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 } 391f0a2c7b4SIlko Iliev 392f0a2c7b4SIlko Iliev #define CONFIG_SYS_PROMPT "u-boot-pm9263> " 393f0a2c7b4SIlko Iliev #define CONFIG_SYS_CBSIZE 256 394f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAXARGS 16 395f0a2c7b4SIlko Iliev #define CONFIG_SYS_PBSIZE \ 396f0a2c7b4SIlko Iliev (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 397f0a2c7b4SIlko Iliev #define CONFIG_SYS_LONGHELP 1 398f0a2c7b4SIlko Iliev #define CONFIG_CMDLINE_EDITING 1 399f0a2c7b4SIlko Iliev 400f0a2c7b4SIlko Iliev /* 401f0a2c7b4SIlko Iliev * Size of malloc() pool 402f0a2c7b4SIlko Iliev */ 403f0a2c7b4SIlko Iliev #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000) 404f0a2c7b4SIlko Iliev #define CONFIG_SYS_GBL_DATA_SIZE 128 /* 128 bytes for initial data */ 405f0a2c7b4SIlko Iliev 406f0a2c7b4SIlko Iliev #define CONFIG_STACKSIZE (32 * 1024) /* regular stack */ 407f0a2c7b4SIlko Iliev 408f0a2c7b4SIlko Iliev #ifdef CONFIG_USE_IRQ 409f0a2c7b4SIlko Iliev #error CONFIG_USE_IRQ not supported 410f0a2c7b4SIlko Iliev #endif 411f0a2c7b4SIlko Iliev 412f0a2c7b4SIlko Iliev #endif 413