xref: /openbmc/u-boot/include/configs/pm9263.h (revision 01550a2b650fbabc03334f9eadcc6083601a2414)
1f0a2c7b4SIlko Iliev /*
2f0a2c7b4SIlko Iliev  * (C) Copyright 2007-2008
3f0a2c7b4SIlko Iliev  * Stelian Pop <stelian.pop@leadtechdesign.com>
4f0a2c7b4SIlko Iliev  * Lead Tech Design <www.leadtechdesign.com>
5f0a2c7b4SIlko Iliev  * Ilko Iliev <www.ronetix.at>
6f0a2c7b4SIlko Iliev  *
7f0a2c7b4SIlko Iliev  * Configuation settings for the RONETIX PM9263 board.
8f0a2c7b4SIlko Iliev  *
9f0a2c7b4SIlko Iliev  * See file CREDITS for list of people who contributed to this
10f0a2c7b4SIlko Iliev  * project.
11f0a2c7b4SIlko Iliev  *
12f0a2c7b4SIlko Iliev  * This program is free software; you can redistribute it and/or
13f0a2c7b4SIlko Iliev  * modify it under the terms of the GNU General Public License as
14f0a2c7b4SIlko Iliev  * published by the Free Software Foundation; either version 2 of
15f0a2c7b4SIlko Iliev  * the License, or (at your option) any later version.
16f0a2c7b4SIlko Iliev  *
17f0a2c7b4SIlko Iliev  * This program is distributed in the hope that it will be useful,
18f0a2c7b4SIlko Iliev  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19f0a2c7b4SIlko Iliev  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20f0a2c7b4SIlko Iliev  * GNU General Public License for more details.
21f0a2c7b4SIlko Iliev  *
22f0a2c7b4SIlko Iliev  * You should have received a copy of the GNU General Public License
23f0a2c7b4SIlko Iliev  * along with this program; if not, write to the Free Software
24f0a2c7b4SIlko Iliev  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25f0a2c7b4SIlko Iliev  * MA 02111-1307 USA
26f0a2c7b4SIlko Iliev  */
27f0a2c7b4SIlko Iliev 
28f0a2c7b4SIlko Iliev #ifndef __CONFIG_H
29f0a2c7b4SIlko Iliev #define __CONFIG_H
30f0a2c7b4SIlko Iliev 
31f0a2c7b4SIlko Iliev /* ARM asynchronous clock */
32b2403589SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_DISPLAY_CPUINFO
33f0a2c7b4SIlko Iliev #define CONFIG_DISPLAY_BOARDINFO
34f0a2c7b4SIlko Iliev 
35*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_DIV		6
36*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_MUL		65
37f0a2c7b4SIlko Iliev #define MAIN_PLL_DIV		2	/* 2 or 4 */
38f0a2c7b4SIlko Iliev #define AT91_MAIN_CLOCK	18432000
39f0a2c7b4SIlko Iliev 
406ebff365SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000
41f0a2c7b4SIlko Iliev 
42f0a2c7b4SIlko Iliev #define CONFIG_ARM926EJS	1	/* This is an ARM926EJS Core	*/
43f0a2c7b4SIlko Iliev #define CONFIG_AT91SAM9263	1	/* It's an Atmel AT91SAM9263 SoC*/
44f0a2c7b4SIlko Iliev #define CONFIG_PM9263		1	/* on a Ronetix PM9263 Board	*/
45f0a2c7b4SIlko Iliev #define CONFIG_ARCH_CPU_INIT
46f0a2c7b4SIlko Iliev #undef CONFIG_USE_IRQ			/* we don't need IRQ/FIQ stuff	*/
47f0a2c7b4SIlko Iliev 
48f0a2c7b4SIlko Iliev /* clocks */
49*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MOR_VAL						\
50*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_MOSCEN |					\
51*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 (255 << 8))		/* Main Oscillator Start-up Time */
52f0a2c7b4SIlko Iliev #define CONFIG_SYS_PLLAR_VAL						\
53*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_PLLA_WR_ERRATA | /* Bit 29 must be 1 when prog */ \
54*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_OUT |						\
55*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PLLCOUNT |	/* PLL Counter */		\
56*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 (2 << 28) |		/* PLL Clock Frequency Range */	\
57*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
58f0a2c7b4SIlko Iliev 
59f0a2c7b4SIlko Iliev #if (MAIN_PLL_DIV == 2)
60f0a2c7b4SIlko Iliev /* PCK/2 = MCK Master Clock from PLLA */
61*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR1_VAL		\
62*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_CSS_SLOW |	\
63*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PRES_1 |	\
64*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91SAM9_PMC_MDIV_2 |	\
65*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PDIV_1)
66f0a2c7b4SIlko Iliev /* PCK/2 = MCK Master Clock from PLLA */
67*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR2_VAL		\
68*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_CSS_PLLA |	\
69*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PRES_1 |	\
70*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91SAM9_PMC_MDIV_2 |	\
71*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PDIV_1)
72f0a2c7b4SIlko Iliev #else
73f0a2c7b4SIlko Iliev /* PCK/4 = MCK Master Clock from PLLA */
74*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR1_VAL			\
75*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_CSS_SLOW |		\
76*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PRES_1 |		\
77*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91RM9200_PMC_MDIV_3 |	\
78*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PDIV_1)
79f0a2c7b4SIlko Iliev /* PCK/4 = MCK Master Clock from PLLA */
80*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR2_VAL			\
81*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_CSS_PLLA |		\
82*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PRES_1 |		\
83*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91RM9200_PMC_MDIV_3 |	\
84*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PDIV_1)
85f0a2c7b4SIlko Iliev #endif
86f0a2c7b4SIlko Iliev /* define PDC[31:16] as DATA[31:16] */
87f0a2c7b4SIlko Iliev #define CONFIG_SYS_PIOD_PDR_VAL1	0xFFFF0000
88f0a2c7b4SIlko Iliev /* no pull-up for D[31:16] */
89f0a2c7b4SIlko Iliev #define CONFIG_SYS_PIOD_PPUDR_VAL	0xFFFF0000
90f0a2c7b4SIlko Iliev /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
91*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MATRIX_EBI0CSA_VAL					\
92*01550a2bSJean-Christophe PLAGNIOL-VILLARD 	(AT91_MATRIX_EBI0_DBPUC | AT91_MATRIX_EBI0_VDDIOMSEL_3_3V |	\
93*01550a2bSJean-Christophe PLAGNIOL-VILLARD 	 AT91_MATRIX_EBI0_CS1A_SDRAMC)
94f0a2c7b4SIlko Iliev 
95f0a2c7b4SIlko Iliev /* SDRAM */
96f0a2c7b4SIlko Iliev /* SDRAMC_MR Mode register */
97f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL1		0
98f0a2c7b4SIlko Iliev /* SDRAMC_TR - Refresh Timer register */
99*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL1		0x3AA
100*01550a2bSJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_CR - Configuration register*/
101*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_CR_VAL							\
102*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_SDRAMC_NC_9 |						\
103*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_NR_13 |						\
104*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_NB_4 |						\
105*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_CAS_2 |						\
106*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_DBW_32 |						\
107*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 (2 <<  8) |	/* tWR -  Write Recovery Delay */		\
108*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 (7 << 12) |	/* tRC -  Row Cycle Delay */			\
109*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 (2 << 16) |	/* tRP -  Row Precharge Delay */		\
110*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 (2 << 20) |	/* tRCD - Row to Column Delay */		\
111*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 (5 << 24) |	/* tRAS - Active to Precharge Delay */		\
112*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 (8 << 28))	/* tXSR - Exit Self Refresh to Active Delay */
113*01550a2bSJean-Christophe PLAGNIOL-VILLARD 
114f0a2c7b4SIlko Iliev /* Memory Device Register -> SDRAM */
115*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MDR_VAL		AT91_SDRAMC_MD_SDRAM
116*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL2		AT91_SDRAMC_MODE_PRECHARGE
117f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL1		0		/* SDRAM_BASE */
118*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL3		AT91_SDRAMC_MODE_REFRESH
119f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL2		0		/* SDRAM_BASE */
120f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL3		0		/* SDRAM_BASE */
121f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL4		0		/* SDRAM_BASE */
122f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL5		0		/* SDRAM_BASE */
123f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL6		0		/* SDRAM_BASE */
124f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL7		0		/* SDRAM_BASE */
125f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL8		0		/* SDRAM_BASE */
126f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL9		0		/* SDRAM_BASE */
127*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL4		AT91_SDRAMC_MODE_LMR
128f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL10		0		/* SDRAM_BASE */
129*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL5		AT91_SDRAMC_MODE_NORMAL
130f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL11		0		/* SDRAM_BASE */
131f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRC_TR_VAL2		1200		/* SDRAM_TR */
132f0a2c7b4SIlko Iliev #define CONFIG_SYS_SDRAM_VAL12		0		/* SDRAM_BASE */
133f0a2c7b4SIlko Iliev 
134f0a2c7b4SIlko Iliev /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
135*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_SETUP0_VAL					\
136*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_SMC_NWESETUP_(10) | AT91_SMC_NCS_WRSETUP_(10) |	\
137*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_NRDSETUP_(10) | AT91_SMC_NCS_RDSETUP_(10))
138*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_PULSE0_VAL					\
139*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_SMC_NWEPULSE_(11) | AT91_SMC_NCS_WRPULSE_(11) |	\
140*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_NRDPULSE_(11) | AT91_SMC_NCS_RDPULSE_(11))
141*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_CYCLE0_VAL	\
142*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_SMC_NWECYCLE_(22) | AT91_SMC_NRDCYCLE_(22))
143*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_MODE0_VAL				\
144*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_SMC_READMODE | AT91_SMC_WRITEMODE |	\
145*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_DBW_16 |				\
146*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_TDFMODE |				\
147*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_TDF_(6))
148f0a2c7b4SIlko Iliev 
149*01550a2bSJean-Christophe PLAGNIOL-VILLARD /* user reset enable */
150*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RSTC_RMR_VAL			\
151*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_RSTC_KEY |		\
152*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		AT91_RSTC_PROCRST |		\
153*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		AT91_RSTC_RSTTYP_WAKEUP |	\
154*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		AT91_RSTC_RSTTYP_WATCHDOG)
155f0a2c7b4SIlko Iliev 
156*01550a2bSJean-Christophe PLAGNIOL-VILLARD /* Disable Watchdog */
157*01550a2bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WDTC_WDMR_VAL				\
158*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		(AT91_WDT_WDIDLEHLT | AT91_WDT_WDDBGHLT |	\
159*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_WDT_WDV |					\
160*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_WDT_WDDIS |				\
161*01550a2bSJean-Christophe PLAGNIOL-VILLARD 		 AT91_WDT_WDD)
162f0a2c7b4SIlko Iliev 
163f0a2c7b4SIlko Iliev #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs */
164f0a2c7b4SIlko Iliev #define CONFIG_SETUP_MEMORY_TAGS 1
165f0a2c7b4SIlko Iliev #define CONFIG_INITRD_TAG	1
166f0a2c7b4SIlko Iliev 
167f0a2c7b4SIlko Iliev #undef CONFIG_SKIP_LOWLEVEL_INIT
168f0a2c7b4SIlko Iliev #undef CONFIG_SKIP_RELOCATE_UBOOT
169f0a2c7b4SIlko Iliev #define CONFIG_USER_LOWLEVEL_INIT	1
170f0a2c7b4SIlko Iliev 
171f0a2c7b4SIlko Iliev /*
172f0a2c7b4SIlko Iliev  * Hardware drivers
173f0a2c7b4SIlko Iliev  */
174f0a2c7b4SIlko Iliev #define CONFIG_ATMEL_USART	1
175f0a2c7b4SIlko Iliev #undef CONFIG_USART0
176f0a2c7b4SIlko Iliev #undef CONFIG_USART1
177f0a2c7b4SIlko Iliev #undef CONFIG_USART2
178f0a2c7b4SIlko Iliev #define CONFIG_USART3		1	/* USART 3 is DBGU */
179f0a2c7b4SIlko Iliev 
180f0a2c7b4SIlko Iliev /* LCD */
181f0a2c7b4SIlko Iliev #define CONFIG_LCD			1
182f0a2c7b4SIlko Iliev #define LCD_BPP				LCD_COLOR8
183f0a2c7b4SIlko Iliev #define CONFIG_LCD_LOGO			1
184f0a2c7b4SIlko Iliev #undef LCD_TEST_PATTERN
185f0a2c7b4SIlko Iliev #define CONFIG_LCD_INFO			1
186f0a2c7b4SIlko Iliev #define CONFIG_LCD_INFO_BELOW_LOGO	1
187f0a2c7b4SIlko Iliev #define CONFIG_SYS_WHITE_ON_BLACK	1
188f0a2c7b4SIlko Iliev #define CONFIG_ATMEL_LCD		1
189f0a2c7b4SIlko Iliev #define CONFIG_ATMEL_LCD_BGR555		1
190f0a2c7b4SIlko Iliev #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
191f0a2c7b4SIlko Iliev 
192f0a2c7b4SIlko Iliev #define CONFIG_LCD_IN_PSRAM		1
193f0a2c7b4SIlko Iliev 
194f0a2c7b4SIlko Iliev /* LED */
195f0a2c7b4SIlko Iliev #define CONFIG_AT91_LED
196f0a2c7b4SIlko Iliev #define	CONFIG_RED_LED		AT91_PIN_PB7	/* this is the power led */
197f0a2c7b4SIlko Iliev #define	CONFIG_GREEN_LED	AT91_PIN_PB8	/* this is the user1 led */
198f0a2c7b4SIlko Iliev 
199f0a2c7b4SIlko Iliev #define CONFIG_BOOTDELAY	3
200f0a2c7b4SIlko Iliev 
201f0a2c7b4SIlko Iliev /*
202f0a2c7b4SIlko Iliev  * BOOTP options
203f0a2c7b4SIlko Iliev  */
204f0a2c7b4SIlko Iliev #define CONFIG_BOOTP_BOOTFILESIZE	1
205f0a2c7b4SIlko Iliev #define CONFIG_BOOTP_BOOTPATH		1
206f0a2c7b4SIlko Iliev #define CONFIG_BOOTP_GATEWAY		1
207f0a2c7b4SIlko Iliev #define CONFIG_BOOTP_HOSTNAME		1
208f0a2c7b4SIlko Iliev 
209f0a2c7b4SIlko Iliev /*
210f0a2c7b4SIlko Iliev  * Command line configuration.
211f0a2c7b4SIlko Iliev  */
212f0a2c7b4SIlko Iliev #include <config_cmd_default.h>
213f0a2c7b4SIlko Iliev #undef CONFIG_CMD_BDI
214f0a2c7b4SIlko Iliev #undef CONFIG_CMD_IMI
215f0a2c7b4SIlko Iliev #undef CONFIG_CMD_AUTOSCRIPT
216f0a2c7b4SIlko Iliev #undef CONFIG_CMD_FPGA
217f0a2c7b4SIlko Iliev #undef CONFIG_CMD_LOADS
218f0a2c7b4SIlko Iliev #undef CONFIG_CMD_IMLS
219f0a2c7b4SIlko Iliev 
220f0a2c7b4SIlko Iliev #define CONFIG_CMD_PING		1
221f0a2c7b4SIlko Iliev #define CONFIG_CMD_DHCP		1
222f0a2c7b4SIlko Iliev #define CONFIG_CMD_NAND		1
223f0a2c7b4SIlko Iliev #define CONFIG_CMD_USB		1
224f0a2c7b4SIlko Iliev 
225f0a2c7b4SIlko Iliev /* SDRAM */
226f0a2c7b4SIlko Iliev #define CONFIG_NR_DRAM_BANKS	1
227f0a2c7b4SIlko Iliev #define PHYS_SDRAM		0x20000000
228f0a2c7b4SIlko Iliev #define PHYS_SDRAM_SIZE		0x04000000	/* 64 megs */
229f0a2c7b4SIlko Iliev 
230f0a2c7b4SIlko Iliev /* DataFlash */
231f0a2c7b4SIlko Iliev #define CONFIG_ATMEL_DATAFLASH_SPI
232f0a2c7b4SIlko Iliev #define CONFIG_HAS_DATAFLASH			1
233f0a2c7b4SIlko Iliev #define CONFIG_SYS_SPI_WRITE_TOUT		(5 * CONFIG_SYS_HZ)
234f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAX_DATAFLASH_BANKS		1
235f0a2c7b4SIlko Iliev #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0	0xC0000000	/* CS0 */
236f0a2c7b4SIlko Iliev #define AT91_SPI_CLK				15000000
237f0a2c7b4SIlko Iliev #define DATAFLASH_TCSS				(0x1a << 16)
238f0a2c7b4SIlko Iliev #define DATAFLASH_TCHS				(0x1 << 24)
239f0a2c7b4SIlko Iliev 
240f0a2c7b4SIlko Iliev /* NOR flash, if populated */
241f0a2c7b4SIlko Iliev #define CONFIG_SYS_FLASH_CFI		1
242f0a2c7b4SIlko Iliev #define CONFIG_FLASH_CFI_DRIVER		1
243f0a2c7b4SIlko Iliev #define PHYS_FLASH_1			0x10000000
244f0a2c7b4SIlko Iliev #define CONFIG_SYS_FLASH_BASE		PHYS_FLASH_1
245f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAX_FLASH_SECT	256
246f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAX_FLASH_BANKS	1
247f0a2c7b4SIlko Iliev 
248f0a2c7b4SIlko Iliev /* NAND flash */
249f0a2c7b4SIlko Iliev #ifdef CONFIG_CMD_NAND
250f0a2c7b4SIlko Iliev #define CONFIG_NAND_ATMEL
251f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_MAX_CHIPS	1
252f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAX_NAND_DEVICE	1
253f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_BASE		0x40000000
254f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_DBW_8		1
255f0a2c7b4SIlko Iliev /* our ALE is AD21 */
256f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_MASK_ALE	(1 << 21)
257f0a2c7b4SIlko Iliev /* our CLE is AD22 */
258f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_MASK_CLE	(1 << 22)
259f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_ENABLE_PIN	AT91_PIN_PD15
260f0a2c7b4SIlko Iliev #define CONFIG_SYS_NAND_READY_PIN	AT91_PIN_PB30
261f0a2c7b4SIlko Iliev #endif
262f0a2c7b4SIlko Iliev 
263f0a2c7b4SIlko Iliev #define CONFIG_CMD_JFFS2		1
264f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_CMDLINE		1
265f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_NAND		1
266f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_DEV		"nand0" /* NAND device jffs2 lives on */
267f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_PART_OFFSET	0	/* start of jffs2 partition */
268f0a2c7b4SIlko Iliev #define CONFIG_JFFS2_PART_SIZE		(256 * 1024 * 1024) /* partition size*/
269f0a2c7b4SIlko Iliev 
270f0a2c7b4SIlko Iliev /* PSRAM */
271f0a2c7b4SIlko Iliev #define	PHYS_PSRAM			0x70000000
272f0a2c7b4SIlko Iliev #define	PHYS_PSRAM_SIZE			0x00400000	/* 4MB */
273f0a2c7b4SIlko Iliev 
274f0a2c7b4SIlko Iliev /* Ethernet */
275f0a2c7b4SIlko Iliev #define CONFIG_MACB			1
276f0a2c7b4SIlko Iliev #define CONFIG_RMII			1
277f0a2c7b4SIlko Iliev #define CONFIG_NET_MULTI		1
278f0a2c7b4SIlko Iliev #define CONFIG_NET_RETRY_COUNT		20
279f0a2c7b4SIlko Iliev #define CONFIG_RESET_PHY_R		1
280f0a2c7b4SIlko Iliev 
281f0a2c7b4SIlko Iliev /* USB */
282f0a2c7b4SIlko Iliev #define CONFIG_USB_ATMEL
283f0a2c7b4SIlko Iliev #define CONFIG_USB_OHCI_NEW			1
284f0a2c7b4SIlko Iliev #define CONFIG_DOS_PARTITION			1
285f0a2c7b4SIlko Iliev #define CONFIG_SYS_USB_OHCI_CPU_INIT		1
286f0a2c7b4SIlko Iliev #define CONFIG_SYS_USB_OHCI_REGS_BASE		0x00a00000	/* AT91SAM9263_UHP_BASE */
287f0a2c7b4SIlko Iliev #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"at91sam9263"
288f0a2c7b4SIlko Iliev #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
289f0a2c7b4SIlko Iliev #define CONFIG_USB_STORAGE			1
290f0a2c7b4SIlko Iliev 
291f0a2c7b4SIlko Iliev #define CONFIG_SYS_LOAD_ADDR			0x22000000	/* load address */
292f0a2c7b4SIlko Iliev 
293f0a2c7b4SIlko Iliev #define CONFIG_SYS_MEMTEST_START		PHYS_SDRAM
294f0a2c7b4SIlko Iliev #define CONFIG_SYS_MEMTEST_END			0x23e00000
295f0a2c7b4SIlko Iliev 
296f0a2c7b4SIlko Iliev #define CONFIG_SYS_USE_FLASH	1
297f0a2c7b4SIlko Iliev #undef CONFIG_SYS_USE_DATAFLASH
298f0a2c7b4SIlko Iliev #undef CONFIG_SYS_USE_NANDFLASH
299f0a2c7b4SIlko Iliev 
300f0a2c7b4SIlko Iliev #ifdef CONFIG_SYS_USE_DATAFLASH
301f0a2c7b4SIlko Iliev 
302f0a2c7b4SIlko Iliev /* bootstrap + u-boot + env + linux in dataflash on CS0 */
303f0a2c7b4SIlko Iliev #define CONFIG_ENV_IS_IN_DATAFLASH
304f0a2c7b4SIlko Iliev #define CFG_MONITOR_BASE	(CFG_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
305f0a2c7b4SIlko Iliev #define CONFIG_ENV_OFFSET	0x4200
306f0a2c7b4SIlko Iliev #define CONFIG_ENV_ADDR		(CFG_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
307f0a2c7b4SIlko Iliev #define CONFIG_ENV_SIZE		0x4200
308f0a2c7b4SIlko Iliev #define CONFIG_BOOTCOMMAND	"cp.b 0xC0042000 0x22000000 0x210000; bootm"
309f0a2c7b4SIlko Iliev #define CONFIG_BOOTARGS		"console=ttyS0,115200 " \
310f0a2c7b4SIlko Iliev 				"root=/dev/mtdblock0 " \
311f0a2c7b4SIlko Iliev 				"mtdparts=at91_nand:-(root) "\
312f0a2c7b4SIlko Iliev 				"rw rootfstype=jffs2"
313f0a2c7b4SIlko Iliev 
314f0a2c7b4SIlko Iliev #elif defined(CONFIG_SYS_USE_NANDFLASH) /* CFG_USE_NANDFLASH */
315f0a2c7b4SIlko Iliev 
316f0a2c7b4SIlko Iliev /* bootstrap + u-boot + env + linux in nandflash */
317f0a2c7b4SIlko Iliev #define CONFIG_ENV_IS_IN_NAND
318f0a2c7b4SIlko Iliev #define CONFIG_ENV_OFFSET		0x60000
319f0a2c7b4SIlko Iliev #define CONFIG_ENV_OFFSET_REDUND	0x80000
320f0a2c7b4SIlko Iliev #define CONFIG_ENV_SIZE		0x20000		/* 1 sector = 128 kB */
321f0a2c7b4SIlko Iliev #define CONFIG_BOOTCOMMAND	"nand read 0x22000000 0xA0000 0x200000; bootm"
322f0a2c7b4SIlko Iliev #define CONFIG_BOOTARGS		"console=ttyS0,115200 "		\
323f0a2c7b4SIlko Iliev 				"root=/dev/mtdblock5 "		\
324f0a2c7b4SIlko Iliev 				"mtdparts=at91_nand:"		\
325f0a2c7b4SIlko Iliev 					"128k(bootstrap)ro,"	\
326f0a2c7b4SIlko Iliev 					"256k(uboot)ro,"	\
327f0a2c7b4SIlko Iliev 					"128k(env1)ro,"		\
328f0a2c7b4SIlko Iliev 					"128k(env2)ro,"		\
329f0a2c7b4SIlko Iliev 					"2M(linux),"		\
330f0a2c7b4SIlko Iliev 					"-(root) "		\
331f0a2c7b4SIlko Iliev 				"rw rootfstype=jffs2"
332f0a2c7b4SIlko Iliev 
333f0a2c7b4SIlko Iliev #elif defined(CONFIG_SYS_USE_FLASH) /* CFG_USE_FLASH */
334f0a2c7b4SIlko Iliev 
335f0a2c7b4SIlko Iliev #define CONFIG_ENV_IS_IN_FLASH	1
336f0a2c7b4SIlko Iliev #define CONFIG_ENV_OFFSET	0x40000
337f0a2c7b4SIlko Iliev #define CONFIG_ENV_SECT_SIZE	0x10000
338f0a2c7b4SIlko Iliev #define	CONFIG_ENV_SIZE		0x10000
339f0a2c7b4SIlko Iliev #define CONFIG_ENV_OVERWRITE	1
340f0a2c7b4SIlko Iliev 
341f0a2c7b4SIlko Iliev /* JFFS Partition offset set */
342f0a2c7b4SIlko Iliev #define CONFIG_SYS_JFFS2_FIRST_BANK	0
343f0a2c7b4SIlko Iliev #define CONFIG_SYS_JFFS2_NUM_BANKS	1
344f0a2c7b4SIlko Iliev 
345f0a2c7b4SIlko Iliev /* 512k reserved for u-boot */
346f0a2c7b4SIlko Iliev #define CONFIG_SYS_JFFS2_FIRST_SECTOR	11
347f0a2c7b4SIlko Iliev 
348f0a2c7b4SIlko Iliev #define CONFIG_BOOTCOMMAND		"run flashboot"
349f0a2c7b4SIlko Iliev #define CONFIG_ROOTPATH			/ronetix/rootfs
350f0a2c7b4SIlko Iliev #define CONFIG_AUTOBOOT_PROMPT		"autoboot in %d seconds\n"
351f0a2c7b4SIlko Iliev 
352f0a2c7b4SIlko Iliev #define CONFIG_CON_ROT			"fbcon=rotate:3 "
353f0a2c7b4SIlko Iliev #define CONFIG_BOOTARGS			"root=/dev/mtdblock4 rootfstype=jffs2 "\
354f0a2c7b4SIlko Iliev 					CONFIG_CON_ROT
355f0a2c7b4SIlko Iliev 
356f0a2c7b4SIlko Iliev #define MTDIDS_DEFAULT			"nor0=physmap-flash.0,nand0=nand"
357f0a2c7b4SIlko Iliev #define MTDPARTS_DEFAULT		\
358f0a2c7b4SIlko Iliev 	"mtdparts=physmap-flash.0:"	\
359f0a2c7b4SIlko Iliev 		"256k(u-boot)ro,"	\
360f0a2c7b4SIlko Iliev 		"64k(u-boot-env)ro,"	\
361f0a2c7b4SIlko Iliev 		"1408k(kernel),"	\
362f0a2c7b4SIlko Iliev 		"-(rootfs);"		\
363f0a2c7b4SIlko Iliev 	"nand:-(nand)"
364f0a2c7b4SIlko Iliev 
365f0a2c7b4SIlko Iliev #define CONFIG_EXTRA_ENV_SETTINGS				\
366f0a2c7b4SIlko Iliev 	"mtdids=" MTDIDS_DEFAULT "\0"				\
367f0a2c7b4SIlko Iliev 	"mtdparts=" MTDPARTS_DEFAULT "\0"			\
368f0a2c7b4SIlko Iliev 	"partition=nand0,0\0"					\
369f0a2c7b4SIlko Iliev 	"ramargs=setenv bootargs $(bootargs) $(mtdparts)\0"	\
370f0a2c7b4SIlko Iliev 	"nfsargs=setenv bootargs root=/dev/nfs rw "		\
371f0a2c7b4SIlko Iliev 		CONFIG_CON_ROT					\
372f0a2c7b4SIlko Iliev 		"nfsroot=$(serverip):$(rootpath) $(mtdparts)\0"	\
373f0a2c7b4SIlko Iliev 	"addip=setenv bootargs $(bootargs) "			\
374f0a2c7b4SIlko Iliev 		"ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
375f0a2c7b4SIlko Iliev 		":$(hostname):eth0:off\0"			\
376f0a2c7b4SIlko Iliev 	"ramboot=tftpboot 0x22000000 vmImage;"			\
377f0a2c7b4SIlko Iliev 		"run ramargs;run addip;bootm 22000000\0"	\
378f0a2c7b4SIlko Iliev 	"nfsboot=tftpboot 0x22000000 vmImage;"			\
379f0a2c7b4SIlko Iliev 		"run nfsargs;run addip;bootm 22000000\0"	\
380f0a2c7b4SIlko Iliev 	"flashboot=run ramargs;run addip;bootm 0x10050000\0"	\
381f0a2c7b4SIlko Iliev 	""
382f0a2c7b4SIlko Iliev 
383f0a2c7b4SIlko Iliev #else
384f0a2c7b4SIlko Iliev #error "Undefined memory device"
385f0a2c7b4SIlko Iliev #endif
386f0a2c7b4SIlko Iliev 
387f0a2c7b4SIlko Iliev #define CONFIG_BAUDRATE			115200
388f0a2c7b4SIlko Iliev #define CONFIG_SYS_BAUDRATE_TABLE	{115200 , 19200, 38400, 57600, 9600 }
389f0a2c7b4SIlko Iliev 
390f0a2c7b4SIlko Iliev #define CONFIG_SYS_PROMPT		"u-boot-pm9263> "
391f0a2c7b4SIlko Iliev #define CONFIG_SYS_CBSIZE		256
392f0a2c7b4SIlko Iliev #define CONFIG_SYS_MAXARGS		16
393f0a2c7b4SIlko Iliev #define CONFIG_SYS_PBSIZE		\
394f0a2c7b4SIlko Iliev 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
395f0a2c7b4SIlko Iliev #define CONFIG_SYS_LONGHELP		1
396f0a2c7b4SIlko Iliev #define CONFIG_CMDLINE_EDITING		1
397f0a2c7b4SIlko Iliev 
398f0a2c7b4SIlko Iliev #define ROUND(A, B)			(((A) + (B)) & ~((B) - 1))
399f0a2c7b4SIlko Iliev /*
400f0a2c7b4SIlko Iliev  * Size of malloc() pool
401f0a2c7b4SIlko Iliev  */
402f0a2c7b4SIlko Iliev #define CONFIG_SYS_MALLOC_LEN	ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000)
403f0a2c7b4SIlko Iliev #define CONFIG_SYS_GBL_DATA_SIZE	128	/* 128 bytes for initial data */
404f0a2c7b4SIlko Iliev 
405f0a2c7b4SIlko Iliev #define CONFIG_STACKSIZE		(32 * 1024)	/* regular stack */
406f0a2c7b4SIlko Iliev 
407f0a2c7b4SIlko Iliev #ifdef CONFIG_USE_IRQ
408f0a2c7b4SIlko Iliev #error CONFIG_USE_IRQ not supported
409f0a2c7b4SIlko Iliev #endif
410f0a2c7b4SIlko Iliev 
411f0a2c7b4SIlko Iliev #endif
412