1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 232949232SIlko Iliev /* 332949232SIlko Iliev * (C) Copyright 2007-2008 4c9e798d3SStelian Pop * Stelian Pop <stelian@popies.net> 532949232SIlko Iliev * Lead Tech Design <www.leadtechdesign.com> 632949232SIlko Iliev * Ilko Iliev <www.ronetix.at> 732949232SIlko Iliev * 832949232SIlko Iliev * Configuation settings for the RONETIX PM9261 board. 932949232SIlko Iliev */ 1032949232SIlko Iliev 1132949232SIlko Iliev #ifndef __CONFIG_H 1232949232SIlko Iliev #define __CONFIG_H 1332949232SIlko Iliev 14f47316a8SAsen Dimov /* 15f47316a8SAsen Dimov * SoC must be defined first, before hardware.h is included. 16f47316a8SAsen Dimov * In this case SoC is defined in boards.cfg. 17f47316a8SAsen Dimov */ 18f47316a8SAsen Dimov 19f47316a8SAsen Dimov #include <asm/hardware.h> 2032949232SIlko Iliev /* ARM asynchronous clock */ 2132949232SIlko Iliev 2232949232SIlko Iliev #define MASTER_PLL_DIV 15 2332949232SIlko Iliev #define MASTER_PLL_MUL 162 2432949232SIlko Iliev #define MAIN_PLL_DIV 2 25f47316a8SAsen Dimov #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ 267c966a8bSAchim Ehrlich #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 2732949232SIlko Iliev 28f47316a8SAsen Dimov #define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9261" 2932949232SIlko Iliev #define CONFIG_ARCH_CPU_INIT 3032949232SIlko Iliev 31a3e09cc2SAsen Dimov #define CONFIG_MACH_TYPE MACH_TYPE_PM9261 32a3e09cc2SAsen Dimov 3332949232SIlko Iliev /* clocks */ 3432949232SIlko Iliev /* CKGR_MOR - enable main osc. */ 3532949232SIlko Iliev #define CONFIG_SYS_MOR_VAL \ 36e3150c77SAsen Dimov (AT91_PMC_MOR_MOSCEN | \ 3732949232SIlko Iliev (255 << 8)) /* Main Oscillator Start-up Time */ 3832949232SIlko Iliev #define CONFIG_SYS_PLLAR_VAL \ 39e3150c77SAsen Dimov (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \ 40e3150c77SAsen Dimov AT91_PMC_PLLXR_OUT(3) | \ 4132949232SIlko Iliev ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV)) 4232949232SIlko Iliev 4332949232SIlko Iliev /* PCK/2 = MCK Master Clock from PLLA */ 4432949232SIlko Iliev #define CONFIG_SYS_MCKR1_VAL \ 45e3150c77SAsen Dimov (AT91_PMC_MCKR_CSS_SLOW | \ 46e3150c77SAsen Dimov AT91_PMC_MCKR_PRES_1 | \ 477ac2e7c1SBo Shen AT91_PMC_MCKR_MDIV_2) 4832949232SIlko Iliev 4932949232SIlko Iliev /* PCK/2 = MCK Master Clock from PLLA */ 5032949232SIlko Iliev #define CONFIG_SYS_MCKR2_VAL \ 51e3150c77SAsen Dimov (AT91_PMC_MCKR_CSS_PLLA | \ 52e3150c77SAsen Dimov AT91_PMC_MCKR_PRES_1 | \ 537ac2e7c1SBo Shen AT91_PMC_MCKR_MDIV_2) 5432949232SIlko Iliev 5532949232SIlko Iliev /* define PDC[31:16] as DATA[31:16] */ 5632949232SIlko Iliev #define CONFIG_SYS_PIOC_PDR_VAL1 0xFFFF0000 5732949232SIlko Iliev /* no pull-up for D[31:16] */ 5832949232SIlko Iliev #define CONFIG_SYS_PIOC_PPUDR_VAL 0xFFFF0000 5932949232SIlko Iliev 6032949232SIlko Iliev /* EBI_CSA, no pull-ups for D[15:0], CS1 SDRAM, CS3 NAND Flash */ 6132949232SIlko Iliev #define CONFIG_SYS_MATRIX_EBICSA_VAL \ 62e3150c77SAsen Dimov (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_EBI_CS1A) 6332949232SIlko Iliev 6432949232SIlko Iliev /* SDRAM */ 6532949232SIlko Iliev /* SDRAMC_MR Mode register */ 6632949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL1 AT91_SDRAMC_MODE_NORMAL 6732949232SIlko Iliev /* SDRAMC_TR - Refresh Timer register */ 6832949232SIlko Iliev #define CONFIG_SYS_SDRC_TR_VAL1 0x13C 6932949232SIlko Iliev /* SDRAMC_CR - Configuration register*/ 7032949232SIlko Iliev #define CONFIG_SYS_SDRC_CR_VAL \ 7132949232SIlko Iliev (AT91_SDRAMC_NC_9 | \ 7232949232SIlko Iliev AT91_SDRAMC_NR_13 | \ 7332949232SIlko Iliev AT91_SDRAMC_NB_4 | \ 7432949232SIlko Iliev AT91_SDRAMC_CAS_3 | \ 7532949232SIlko Iliev AT91_SDRAMC_DBW_32 | \ 7632949232SIlko Iliev (1 << 8) | /* Write Recovery Delay */ \ 7732949232SIlko Iliev (7 << 12) | /* Row Cycle Delay */ \ 7832949232SIlko Iliev (3 << 16) | /* Row Precharge Delay */ \ 7932949232SIlko Iliev (2 << 20) | /* Row to Column Delay */ \ 8032949232SIlko Iliev (5 << 24) | /* Active to Precharge Delay */ \ 8132949232SIlko Iliev (1 << 28)) /* Exit Self Refresh to Active Delay */ 8232949232SIlko Iliev 8332949232SIlko Iliev /* Memory Device Register -> SDRAM */ 8432949232SIlko Iliev #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM 8532949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE 8632949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ 8732949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH 8832949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ 8932949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ 9032949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ 9132949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ 9232949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */ 9332949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */ 9432949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */ 9532949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */ 9632949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR 9732949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */ 9832949232SIlko Iliev #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL 9932949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */ 10032949232SIlko Iliev #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */ 10132949232SIlko Iliev #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */ 10232949232SIlko Iliev 10332949232SIlko Iliev /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */ 10432949232SIlko Iliev #define CONFIG_SYS_SMC0_SETUP0_VAL \ 105e3150c77SAsen Dimov (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \ 106e3150c77SAsen Dimov AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10)) 10732949232SIlko Iliev #define CONFIG_SYS_SMC0_PULSE0_VAL \ 108e3150c77SAsen Dimov (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \ 109e3150c77SAsen Dimov AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11)) 11032949232SIlko Iliev #define CONFIG_SYS_SMC0_CYCLE0_VAL \ 111e3150c77SAsen Dimov (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22)) 11232949232SIlko Iliev #define CONFIG_SYS_SMC0_MODE0_VAL \ 113e3150c77SAsen Dimov (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \ 114e3150c77SAsen Dimov AT91_SMC_MODE_DBW_16 | \ 115e3150c77SAsen Dimov AT91_SMC_MODE_TDF | \ 116e3150c77SAsen Dimov AT91_SMC_MODE_TDF_CYCLE(6)) 11732949232SIlko Iliev 11832949232SIlko Iliev /* user reset enable */ 11932949232SIlko Iliev #define CONFIG_SYS_RSTC_RMR_VAL \ 12032949232SIlko Iliev (AT91_RSTC_KEY | \ 121e3150c77SAsen Dimov AT91_RSTC_CR_PROCRST | \ 122e3150c77SAsen Dimov AT91_RSTC_MR_ERSTL(1) | \ 123e3150c77SAsen Dimov AT91_RSTC_MR_ERSTL(2)) 12432949232SIlko Iliev 12532949232SIlko Iliev /* Disable Watchdog */ 12632949232SIlko Iliev #define CONFIG_SYS_WDTC_WDMR_VAL \ 127e3150c77SAsen Dimov (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \ 128e3150c77SAsen Dimov AT91_WDT_MR_WDV(0xfff) | \ 129e3150c77SAsen Dimov AT91_WDT_MR_WDDIS | \ 130e3150c77SAsen Dimov AT91_WDT_MR_WDD(0xfff)) 13132949232SIlko Iliev 13232949232SIlko Iliev #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 13332949232SIlko Iliev #define CONFIG_SETUP_MEMORY_TAGS 1 13432949232SIlko Iliev #define CONFIG_INITRD_TAG 1 13532949232SIlko Iliev 13632949232SIlko Iliev #undef CONFIG_SKIP_LOWLEVEL_INIT 13732949232SIlko Iliev 13832949232SIlko Iliev /* 13932949232SIlko Iliev * Hardware drivers 14032949232SIlko Iliev */ 14132949232SIlko Iliev 14232949232SIlko Iliev /* LCD */ 14332949232SIlko Iliev #define LCD_BPP LCD_COLOR8 14432949232SIlko Iliev #define CONFIG_LCD_LOGO 1 14532949232SIlko Iliev #undef LCD_TEST_PATTERN 14632949232SIlko Iliev #define CONFIG_LCD_INFO 1 14732949232SIlko Iliev #define CONFIG_LCD_INFO_BELOW_LOGO 1 14832949232SIlko Iliev #define CONFIG_ATMEL_LCD 1 14932949232SIlko Iliev #define CONFIG_ATMEL_LCD_BGR555 1 15032949232SIlko Iliev 15132949232SIlko Iliev /* 15232949232SIlko Iliev * BOOTP options 15332949232SIlko Iliev */ 15432949232SIlko Iliev #define CONFIG_BOOTP_BOOTFILESIZE 1 15532949232SIlko Iliev 15632949232SIlko Iliev /* SDRAM */ 15732949232SIlko Iliev #define PHYS_SDRAM 0x20000000 15832949232SIlko Iliev #define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */ 15932949232SIlko Iliev 16032949232SIlko Iliev /* NAND flash */ 16132949232SIlko Iliev #define CONFIG_SYS_MAX_NAND_DEVICE 1 16232949232SIlko Iliev #define CONFIG_SYS_NAND_BASE 0x40000000 16332949232SIlko Iliev #define CONFIG_SYS_NAND_DBW_8 1 16432949232SIlko Iliev /* our ALE is AD22 */ 16532949232SIlko Iliev #define CONFIG_SYS_NAND_MASK_ALE (1 << 22) 16632949232SIlko Iliev /* our CLE is AD21 */ 16732949232SIlko Iliev #define CONFIG_SYS_NAND_MASK_CLE (1 << 21) 168ac45bb16SAndreas Bießmann #define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14) 169ac45bb16SAndreas Bießmann #define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PA(16) 17032949232SIlko Iliev 17132949232SIlko Iliev /* NOR flash */ 17232949232SIlko Iliev #define PHYS_FLASH_1 0x10000000 17332949232SIlko Iliev #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 17432949232SIlko Iliev #define CONFIG_SYS_MAX_FLASH_SECT 256 17532949232SIlko Iliev #define CONFIG_SYS_MAX_FLASH_BANKS 1 17632949232SIlko Iliev 17732949232SIlko Iliev /* Ethernet */ 17832949232SIlko Iliev #define CONFIG_DRIVER_DM9000 1 17932949232SIlko Iliev #define CONFIG_DM9000_BASE 0x30000000 18032949232SIlko Iliev #define DM9000_IO CONFIG_DM9000_BASE 18132949232SIlko Iliev #define DM9000_DATA (CONFIG_DM9000_BASE + 4) 18232949232SIlko Iliev #define CONFIG_DM9000_USE_16BIT 1 18332949232SIlko Iliev #define CONFIG_NET_RETRY_COUNT 20 18432949232SIlko Iliev #define CONFIG_RESET_PHY_R 1 18532949232SIlko Iliev 18632949232SIlko Iliev /* USB */ 18732949232SIlko Iliev #define CONFIG_USB_ATMEL 188dcd2f1a0SBo Shen #define CONFIG_USB_ATMEL_CLK_SEL_PLLB 18932949232SIlko Iliev #define CONFIG_USB_OHCI_NEW 1 19032949232SIlko Iliev #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 19132949232SIlko Iliev #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 19232949232SIlko Iliev #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261" 19332949232SIlko Iliev #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 19432949232SIlko Iliev 19532949232SIlko Iliev #define CONFIG_SYS_LOAD_ADDR 0x22000000 19632949232SIlko Iliev 19732949232SIlko Iliev #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM 19832949232SIlko Iliev #define CONFIG_SYS_MEMTEST_END 0x23e00000 19932949232SIlko Iliev 20032949232SIlko Iliev #undef CONFIG_SYS_USE_DATAFLASH_CS0 20132949232SIlko Iliev #undef CONFIG_SYS_USE_NANDFLASH 20232949232SIlko Iliev #define CONFIG_SYS_USE_FLASH 1 20332949232SIlko Iliev 20432949232SIlko Iliev #ifdef CONFIG_SYS_USE_DATAFLASH_CS0 20532949232SIlko Iliev 20632949232SIlko Iliev /* bootstrap + u-boot + env + linux in dataflash on CS0 */ 20732949232SIlko Iliev #define CONFIG_ENV_OFFSET 0x4200 20832949232SIlko Iliev #define CONFIG_ENV_SIZE 0x4200 209c53a825eSWenyou.Yang@microchip.com #define CONFIG_ENV_SECT_SIZE 0x210 210c53a825eSWenyou.Yang@microchip.com #define CONFIG_BOOTCOMMAND "sf probe 0; " \ 211c53a825eSWenyou.Yang@microchip.com "sf read 0x22000000 0x84000 0x210000; " \ 212c53a825eSWenyou.Yang@microchip.com "bootm 0x22000000" 21332949232SIlko Iliev 21432949232SIlko Iliev #elif defined(CONFIG_SYS_USE_NANDFLASH) /* CONFIG_SYS_USE_NANDFLASH */ 21532949232SIlko Iliev 21632949232SIlko Iliev /* bootstrap + u-boot + env + linux in nandflash */ 21732949232SIlko Iliev #define CONFIG_ENV_OFFSET 0x60000 21832949232SIlko Iliev #define CONFIG_ENV_OFFSET_REDUND 0x80000 21932949232SIlko Iliev #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */ 22032949232SIlko Iliev #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm" 22132949232SIlko Iliev 22232949232SIlko Iliev #elif defined (CONFIG_SYS_USE_FLASH) 22332949232SIlko Iliev 22432949232SIlko Iliev #define CONFIG_ENV_OFFSET 0x40000 22532949232SIlko Iliev #define CONFIG_ENV_SECT_SIZE 0x10000 22632949232SIlko Iliev #define CONFIG_ENV_SIZE 0x10000 22732949232SIlko Iliev #define CONFIG_ENV_OVERWRITE 1 22832949232SIlko Iliev 22932949232SIlko Iliev /* JFFS Partition offset set */ 23032949232SIlko Iliev #define CONFIG_SYS_JFFS2_FIRST_BANK 0 23132949232SIlko Iliev #define CONFIG_SYS_JFFS2_NUM_BANKS 1 23232949232SIlko Iliev 23332949232SIlko Iliev /* 512k reserved for u-boot */ 23432949232SIlko Iliev #define CONFIG_SYS_JFFS2_FIRST_SECTOR 11 23532949232SIlko Iliev 23632949232SIlko Iliev #define CONFIG_BOOTCOMMAND "run flashboot" 23732949232SIlko Iliev 23832949232SIlko Iliev #define CONFIG_CON_ROT "fbcon=rotate:3 " 23932949232SIlko Iliev 24032949232SIlko Iliev #define CONFIG_EXTRA_ENV_SETTINGS \ 24143ede0bcSTom Rini "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \ 24243ede0bcSTom Rini "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \ 24332949232SIlko Iliev "partition=nand0,0\0" \ 24432949232SIlko Iliev "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \ 24532949232SIlko Iliev "nfsargs=setenv bootargs root=/dev/nfs rw " \ 24632949232SIlko Iliev CONFIG_CON_ROT \ 24732949232SIlko Iliev "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \ 24832949232SIlko Iliev "addip=setenv bootargs $(bootargs) " \ 24932949232SIlko Iliev "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\ 25032949232SIlko Iliev ":$(hostname):eth0:off\0" \ 25132949232SIlko Iliev "ramboot=tftpboot 0x22000000 vmImage;" \ 25232949232SIlko Iliev "run ramargs;run addip;bootm 22000000\0" \ 25332949232SIlko Iliev "nfsboot=tftpboot 0x22000000 vmImage;" \ 25432949232SIlko Iliev "run nfsargs;run addip;bootm 22000000\0" \ 25532949232SIlko Iliev "flashboot=run ramargs;run addip;bootm 0x10050000\0" \ 25632949232SIlko Iliev "" 25732949232SIlko Iliev #else 25832949232SIlko Iliev #error "Undefined memory device" 25932949232SIlko Iliev #endif 26032949232SIlko Iliev 26132949232SIlko Iliev /* 26232949232SIlko Iliev * Size of malloc() pool 26332949232SIlko Iliev */ 26432949232SIlko Iliev #define CONFIG_SYS_MALLOC_LEN \ 26532949232SIlko Iliev ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000) 26632949232SIlko Iliev 2674f81bf43SAsen Dimov #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM 268c53a825eSWenyou.Yang@microchip.com #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - \ 2694f81bf43SAsen Dimov GENERATED_GBL_DATA_SIZE) 2704f81bf43SAsen Dimov 27132949232SIlko Iliev #endif 272