xref: /openbmc/u-boot/include/configs/omapl138_lcdk.h (revision d024236e5a31a2b4b82cbcc98b31b8170fc88d28)
1 /*
2  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3  *
4  * Based on davinci_dvevm.h. Original Copyrights follow:
5  *
6  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7  *
8  * SPDX-License-Identifier:	GPL-2.0
9  */
10 
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 /*
15  * Board
16  */
17 #define CONFIG_DRIVER_TI_EMAC
18 #undef CONFIG_USE_SPIFLASH
19 #undef	CONFIG_SYS_USE_NOR
20 #define	CONFIG_USE_NAND
21 
22 /*
23 * Disable DM_* for SPL build and can be re-enabled after adding
24 * DM support in SPL
25 */
26 #ifdef CONFIG_SPL_BUILD
27 #undef CONFIG_DM_I2C
28 #undef CONFIG_DM_I2C_COMPAT
29 #endif
30 /*
31  * SoC Configuration
32  */
33 #define CONFIG_MACH_OMAPL138_LCDK
34 #define CONFIG_SYS_CLK_FREQ		clk_get(DAVINCI_ARM_CLKID)
35 #define CONFIG_SYS_OSCIN_FREQ		24000000
36 #define CONFIG_SYS_TIMERBASE		DAVINCI_TIMER0_BASE
37 #define CONFIG_SYS_HZ_CLOCK		clk_get(DAVINCI_AUXCLK_CLKID)
38 #define CONFIG_SYS_HZ			1000
39 #define CONFIG_SKIP_LOWLEVEL_INIT
40 
41 /*
42  * Memory Info
43  */
44 #define CONFIG_SYS_MALLOC_LEN	(0x10000 + 1*1024*1024) /* malloc() len */
45 #define PHYS_SDRAM_1		DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
46 #define PHYS_SDRAM_1_SIZE	(128 << 20) /* SDRAM size 128MB */
47 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
48 
49 /* memtest start addr */
50 #define CONFIG_SYS_MEMTEST_START	(PHYS_SDRAM_1 + 0x2000000)
51 
52 /* memtest will be run on 16MB */
53 #define CONFIG_SYS_MEMTEST_END 	(PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
54 
55 #define CONFIG_NR_DRAM_BANKS	1 /* we have 1 bank of DRAM */
56 
57 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (	\
58 	DAVINCI_SYSCFG_SUSPSRC_TIMER0 |		\
59 	DAVINCI_SYSCFG_SUSPSRC_SPI1 |		\
60 	DAVINCI_SYSCFG_SUSPSRC_UART2 |		\
61 	DAVINCI_SYSCFG_SUSPSRC_EMAC |		\
62 	DAVINCI_SYSCFG_SUSPSRC_I2C)
63 
64 /*
65  * PLL configuration
66  */
67 
68 /* Requires CONFIG_SYS_DA850_PLL0_POSTDIV=0, set in Kconfig */
69 #define CONFIG_SYS_DA850_PLL0_PLLM     18
70 #define CONFIG_SYS_DA850_PLL1_PLLM     21
71 
72 /*
73  * DDR2 memory configuration
74  */
75 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
76 					DV_DDR_PHY_EXT_STRBEN | \
77 					(0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
78 
79 #define CONFIG_SYS_DA850_DDR2_SDBCR (		  \
80 	(1 << DV_DDR_SDCR_DDR2EN_SHIFT)		| \
81 	(1 << DV_DDR_SDCR_DDREN_SHIFT)		| \
82 	(1 << DV_DDR_SDCR_SDRAMEN_SHIFT)	| \
83 	(1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT)	| \
84 	(4 << DV_DDR_SDCR_CL_SHIFT)		| \
85 	(3 << DV_DDR_SDCR_IBANK_SHIFT)		| \
86 	(2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
87 
88 /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
89 #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
90 
91 #define CONFIG_SYS_DA850_DDR2_SDTIMR (		  \
92 	(19 << DV_DDR_SDTMR1_RFC_SHIFT)		| \
93 	(1 << DV_DDR_SDTMR1_RP_SHIFT)		| \
94 	(1 << DV_DDR_SDTMR1_RCD_SHIFT)		| \
95 	(2 << DV_DDR_SDTMR1_WR_SHIFT)		| \
96 	(6 << DV_DDR_SDTMR1_RAS_SHIFT)		| \
97 	(8 << DV_DDR_SDTMR1_RC_SHIFT)		| \
98 	(1 << DV_DDR_SDTMR1_RRD_SHIFT)		| \
99 	(1 << DV_DDR_SDTMR1_WTR_SHIFT))
100 
101 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (		  \
102 	(7 << DV_DDR_SDTMR2_RASMAX_SHIFT)	| \
103 	(2 << DV_DDR_SDTMR2_XP_SHIFT)		| \
104 	(0 << DV_DDR_SDTMR2_ODT_SHIFT)		| \
105 	(20 << DV_DDR_SDTMR2_XSNR_SHIFT)	| \
106 	(199 << DV_DDR_SDTMR2_XSRD_SHIFT)	| \
107 	(1 << DV_DDR_SDTMR2_RTP_SHIFT)		| \
108 	(2 << DV_DDR_SDTMR2_CKE_SHIFT))
109 
110 #define CONFIG_SYS_DA850_DDR2_SDRCR    0x00000492
111 #define CONFIG_SYS_DA850_DDR2_PBBPR    0x30
112 
113 /*
114  * Serial Driver info
115  */
116 #define CONFIG_SYS_NS16550_CLK	clk_get(DAVINCI_UART2_CLKID)
117 #if !defined(CONFIG_DM_SERIAL)
118 #define CONFIG_SYS_NS16550_SERIAL
119 #define CONFIG_SYS_NS16550_REG_SIZE	-4	/* NS16550 register size */
120 #define CONFIG_SYS_NS16550_COM1	DAVINCI_UART2_BASE /* Base address of UART2 */
121 #define CONFIG_SYS_NS16550_CLK	clk_get(DAVINCI_UART2_CLKID)
122 #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
123 #endif
124 
125 #define CONFIG_SYS_SPI_BASE		DAVINCI_SPI1_BASE
126 #define CONFIG_SYS_SPI_CLK		clk_get(DAVINCI_SPI1_CLKID)
127 #define CONFIG_SF_DEFAULT_SPEED		30000000
128 #define CONFIG_ENV_SPI_MAX_HZ	CONFIG_SF_DEFAULT_SPEED
129 
130 #ifdef CONFIG_USE_SPIFLASH
131 #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x8000
132 #define CONFIG_SYS_SPI_U_BOOT_SIZE	0x30000
133 #endif
134 
135 /*
136  * I2C Configuration
137  */
138 #define CONFIG_SYS_I2C_DAVINCI
139 #define CONFIG_SYS_DAVINCI_I2C_SPEED	25000
140 #define CONFIG_SYS_DAVINCI_I2C_SLAVE	10 /* Bogus, master-only in U-Boot */
141 #define CONFIG_SYS_I2C_EXPANDER_ADDR	0x20
142 
143 /*
144  * Flash & Environment
145  */
146 #ifdef CONFIG_USE_NAND
147 #define CONFIG_NAND_DAVINCI
148 #define CONFIG_ENV_OFFSET		0x0 /* Block 0--not used by bootcode */
149 #define CONFIG_ENV_SIZE			(128 << 9)
150 #define	CONFIG_SYS_NAND_USE_FLASH_BBT
151 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
152 #define	CONFIG_SYS_NAND_PAGE_2K
153 #define CONFIG_SYS_NAND_CS		3
154 #define CONFIG_SYS_NAND_BASE		DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
155 #define CONFIG_SYS_NAND_MASK_CLE	0x10
156 #define CONFIG_SYS_NAND_MASK_ALE	0x8
157 #undef CONFIG_SYS_NAND_HW_ECC
158 #define CONFIG_SYS_MAX_NAND_DEVICE	1 /* Max number of NAND devices */
159 #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
160 #define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
161 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
162 #define CONFIG_SYS_NAND_PAGE_SIZE	(2 << 10)
163 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 << 10)
164 #define CONFIG_SYS_NAND_U_BOOT_SIZE	SZ_512K
165 #define CONFIG_SYS_NAND_U_BOOT_DST	0xc1080000
166 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST
167 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	(CONFIG_SYS_NAND_U_BOOT_DST - \
168 					CONFIG_SYS_NAND_U_BOOT_SIZE - \
169 					CONFIG_SYS_MALLOC_LEN -       \
170 					GENERATED_GBL_DATA_SIZE)
171 #define CONFIG_SYS_NAND_ECCPOS		{				\
172 				6, 7, 8, 9, 10, 11, 12, 13, 14, 15,	\
173 				22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
174 				38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
175 				54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
176 #define CONFIG_SYS_NAND_PAGE_COUNT	64
177 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
178 #define CONFIG_SYS_NAND_ECCSIZE		512
179 #define CONFIG_SYS_NAND_ECCBYTES	10
180 #define CONFIG_SYS_NAND_OOBSIZE		64
181 #define CONFIG_SPL_NAND_BASE
182 #define CONFIG_SPL_NAND_DRIVERS
183 #define CONFIG_SPL_NAND_ECC
184 #define CONFIG_SPL_NAND_LOAD
185 #endif
186 
187 #ifdef CONFIG_SYS_USE_NOR
188 #define CONFIG_FLASH_CFI_DRIVER
189 #define CONFIG_SYS_FLASH_CFI
190 #define CONFIG_SYS_FLASH_PROTECTION
191 #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* max number of flash banks */
192 #define CONFIG_SYS_FLASH_SECT_SZ	(128 << 10) /* 128KB */
193 #define CONFIG_ENV_OFFSET		(CONFIG_SYS_FLASH_SECT_SZ * 3)
194 #define CONFIG_ENV_SIZE			(128 << 10)
195 #define CONFIG_SYS_FLASH_BASE		DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
196 #define PHYS_FLASH_SIZE			(8 << 20) /* Flash size 8MB */
197 #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
198 	       + 3)
199 #define CONFIG_ENV_SECT_SIZE		CONFIG_SYS_FLASH_SECT_SZ
200 #endif
201 
202 #ifdef CONFIG_USE_SPIFLASH
203 #define CONFIG_ENV_SIZE			(64 << 10)
204 #define CONFIG_ENV_OFFSET		(256 << 10)
205 #define CONFIG_ENV_SECT_SIZE		(64 << 10)
206 #endif
207 
208 /*
209  * Network & Ethernet Configuration
210  */
211 #ifdef CONFIG_DRIVER_TI_EMAC
212 #define CONFIG_MII
213 #undef	CONFIG_DRIVER_TI_EMAC_USE_RMII
214 #define CONFIG_BOOTP_DEFAULT
215 #define CONFIG_BOOTP_DNS2
216 #define CONFIG_BOOTP_SEND_HOSTNAME
217 #define CONFIG_NET_RETRY_COUNT	10
218 #endif
219 
220 /*
221  * U-Boot general configuration
222  */
223 #define CONFIG_MISC_INIT_R
224 #define CONFIG_BOOTFILE		"zImage" /* Boot file name */
225 #define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size	*/
226 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
227 #define CONFIG_SYS_LOAD_ADDR	(PHYS_SDRAM_1 + 0x700000)
228 #define CONFIG_MX_CYCLIC
229 
230 /*
231  * Linux Information
232  */
233 #define LINUX_BOOT_PARAM_ADDR	(PHYS_SDRAM_1 + 0x100)
234 #define CONFIG_CMDLINE_TAG
235 #define CONFIG_REVISION_TAG
236 #define CONFIG_SETUP_MEMORY_TAGS
237 #define CONFIG_BOOTCOMMAND \
238 		"run envboot; " \
239 		"run mmcboot; "
240 
241 #define DEFAULT_LINUX_BOOT_ENV \
242 	"loadaddr=0xc0700000\0" \
243 	"fdtaddr=0xc0600000\0" \
244 	"scriptaddr=0xc0600000\0"
245 
246 #include <environment/ti/mmc.h>
247 
248 #define CONFIG_EXTRA_ENV_SETTINGS \
249 	DEFAULT_LINUX_BOOT_ENV \
250 	DEFAULT_MMC_TI_ARGS \
251 	"bootpart=0:2\0" \
252 	"bootdir=/boot\0" \
253 	"bootfile=zImage\0" \
254 	"fdtfile=da850-lcdk.dtb\0" \
255 	"boot_fdt=yes\0" \
256 	"boot_fit=0\0" \
257 	"console=ttyS2,115200n8\0"
258 
259 #ifdef CONFIG_CMD_BDI
260 #define CONFIG_CLOCKS
261 #endif
262 
263 #ifndef CONFIG_DRIVER_TI_EMAC
264 #endif
265 
266 #ifdef CONFIG_USE_NAND
267 #define CONFIG_MTD_DEVICE
268 #define CONFIG_MTD_PARTITIONS
269 #endif
270 
271 #if !defined(CONFIG_USE_NAND) && \
272 	!defined(CONFIG_SYS_USE_NOR) && \
273 	!defined(CONFIG_USE_SPIFLASH)
274 #define CONFIG_ENV_SIZE		(16 << 10)
275 #endif
276 
277 /* SD/MMC */
278 
279 #ifdef CONFIG_ENV_IS_IN_MMC
280 #undef CONFIG_ENV_SIZE
281 #undef CONFIG_ENV_OFFSET
282 #define CONFIG_ENV_SIZE		(16 << 10)	/* 16 KiB */
283 #define CONFIG_ENV_OFFSET	(51 << 9)	/* Sector 51 */
284 #endif
285 
286 #ifndef CONFIG_DIRECT_NOR_BOOT
287 /* defines for SPL */
288 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE - \
289 						CONFIG_SYS_MALLOC_LEN)
290 #define CONFIG_SYS_SPL_MALLOC_SIZE	CONFIG_SYS_MALLOC_LEN
291 #define CONFIG_SPL_STACK	0x8001ff00
292 #define CONFIG_SPL_TEXT_BASE	0x80000000
293 #define CONFIG_SPL_MAX_FOOTPRINT	32768
294 #define CONFIG_SPL_PAD_TO	32768
295 #endif
296 
297 /* additions for new relocation code, must added to all boards */
298 #define CONFIG_SYS_SDRAM_BASE		0xc0000000
299 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
300 					GENERATED_GBL_DATA_SIZE)
301 
302 #include <asm/arch/hardware.h>
303 
304 #endif /* __CONFIG_H */
305