1ad9bc8e5SDirk Behme /* 2ad9bc8e5SDirk Behme * (C) Copyright 2006-2008 3ad9bc8e5SDirk Behme * Texas Instruments. 4ad9bc8e5SDirk Behme * Author : 5ad9bc8e5SDirk Behme * Manikandan Pillai <mani.pillai@ti.com> 6ad9bc8e5SDirk Behme * Derived from Beagle Board and 3430 SDP code by 7ad9bc8e5SDirk Behme * Richard Woodruff <r-woodruff2@ti.com> 8ad9bc8e5SDirk Behme * Syed Mohammed Khasim <khasim@ti.com> 9ad9bc8e5SDirk Behme * 10ad9bc8e5SDirk Behme * Manikandan Pillai <mani.pillai@ti.com> 11ad9bc8e5SDirk Behme * 12ad9bc8e5SDirk Behme * Configuration settings for the TI OMAP3 EVM board. 13ad9bc8e5SDirk Behme * 14ad9bc8e5SDirk Behme * See file CREDITS for list of people who contributed to this 15ad9bc8e5SDirk Behme * project. 16ad9bc8e5SDirk Behme * 17ad9bc8e5SDirk Behme * This program is free software; you can redistribute it and/or 18ad9bc8e5SDirk Behme * modify it under the terms of the GNU General Public License as 19ad9bc8e5SDirk Behme * published by the Free Software Foundation; either version 2 of 20ad9bc8e5SDirk Behme * the License, or (at your option) any later version. 21ad9bc8e5SDirk Behme * 22ad9bc8e5SDirk Behme * This program is distributed in the hope that it will be useful, 23ad9bc8e5SDirk Behme * but WITHOUT ANY WARRANTY; without even the implied warranty of 24ad9bc8e5SDirk Behme * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 25ad9bc8e5SDirk Behme * GNU General Public License for more details. 26ad9bc8e5SDirk Behme * 27ad9bc8e5SDirk Behme * You should have received a copy of the GNU General Public License 28ad9bc8e5SDirk Behme * along with this program; if not, write to the Free Software 29ad9bc8e5SDirk Behme * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 30ad9bc8e5SDirk Behme * MA 02111-1307 USA 31ad9bc8e5SDirk Behme */ 32ad9bc8e5SDirk Behme 33ad9bc8e5SDirk Behme #ifndef __CONFIG_H 34ad9bc8e5SDirk Behme #define __CONFIG_H 35ad9bc8e5SDirk Behme 36ad9bc8e5SDirk Behme /* 37ad9bc8e5SDirk Behme * High Level Configuration Options 38ad9bc8e5SDirk Behme */ 39ad9bc8e5SDirk Behme #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */ 40ad9bc8e5SDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 41ad9bc8e5SDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 42ad9bc8e5SDirk Behme #define CONFIG_OMAP3430 1 /* which is in a 3430 */ 43ad9bc8e5SDirk Behme #define CONFIG_OMAP3_EVM 1 /* working with EVM */ 44ad9bc8e5SDirk Behme 45*cae377b5SVaibhav Hiremath #define CONFIG_SDRC /* The chip has SDRC controller */ 46*cae377b5SVaibhav Hiremath 47ad9bc8e5SDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 48ad9bc8e5SDirk Behme #include <asm/arch/omap3.h> 49ad9bc8e5SDirk Behme 506a6b62e3SSanjeev Premi /* 516a6b62e3SSanjeev Premi * Display CPU and Board information 526a6b62e3SSanjeev Premi */ 536a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO 1 546a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO 1 556a6b62e3SSanjeev Premi 56ad9bc8e5SDirk Behme /* Clock Defines */ 57ad9bc8e5SDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 58ad9bc8e5SDirk Behme #define V_SCLK (V_OSCK >> 1) 59ad9bc8e5SDirk Behme 60ad9bc8e5SDirk Behme #undef CONFIG_USE_IRQ /* no support for IRQs */ 61ad9bc8e5SDirk Behme #define CONFIG_MISC_INIT_R 62ad9bc8e5SDirk Behme 63ad9bc8e5SDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 64ad9bc8e5SDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 65ad9bc8e5SDirk Behme #define CONFIG_INITRD_TAG 1 66ad9bc8e5SDirk Behme #define CONFIG_REVISION_TAG 1 67ad9bc8e5SDirk Behme 68ad9bc8e5SDirk Behme /* 69ad9bc8e5SDirk Behme * Size of malloc() pool 70ad9bc8e5SDirk Behme */ 719c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ 72ad9bc8e5SDirk Behme /* Sector */ 739c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 74ad9bc8e5SDirk Behme #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */ 75ad9bc8e5SDirk Behme /* initial data */ 76ad9bc8e5SDirk Behme /* 77ad9bc8e5SDirk Behme * Hardware drivers 78ad9bc8e5SDirk Behme */ 79ad9bc8e5SDirk Behme 80ad9bc8e5SDirk Behme /* 81ad9bc8e5SDirk Behme * NS16550 Configuration 82ad9bc8e5SDirk Behme */ 83ad9bc8e5SDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 84ad9bc8e5SDirk Behme 85ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550 86ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_SERIAL 87ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 88ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 89ad9bc8e5SDirk Behme 90ad9bc8e5SDirk Behme /* 91ad9bc8e5SDirk Behme * select serial console configuration 92ad9bc8e5SDirk Behme */ 93ad9bc8e5SDirk Behme #define CONFIG_CONS_INDEX 1 94ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1 95ad9bc8e5SDirk Behme #define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */ 96ad9bc8e5SDirk Behme 97ad9bc8e5SDirk Behme /* allow to overwrite serial and ethaddr */ 98ad9bc8e5SDirk Behme #define CONFIG_ENV_OVERWRITE 99ad9bc8e5SDirk Behme #define CONFIG_BAUDRATE 115200 100ad9bc8e5SDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 101ad9bc8e5SDirk Behme 115200} 102ad9bc8e5SDirk Behme #define CONFIG_MMC 1 103ad9bc8e5SDirk Behme #define CONFIG_OMAP3_MMC 1 104ad9bc8e5SDirk Behme #define CONFIG_DOS_PARTITION 1 105ad9bc8e5SDirk Behme 10630563a04SNishanth Menon /* DDR - I use Micron DDR */ 10730563a04SNishanth Menon #define CONFIG_OMAP3_MICRON_DDR 1 10830563a04SNishanth Menon 10973c8640eSAjay Kumar Gupta /* USB 11073c8640eSAjay Kumar Gupta * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard 11173c8640eSAjay Kumar Gupta * Enable CONFIG_MUSB_UDD for Device functionalities. 11273c8640eSAjay Kumar Gupta */ 11373c8640eSAjay Kumar Gupta #define CONFIG_USB_OMAP3 1 11473c8640eSAjay Kumar Gupta #define CONFIG_MUSB_HCD 1 11573c8640eSAjay Kumar Gupta /* #define CONFIG_MUSB_UDC 1 */ 11673c8640eSAjay Kumar Gupta 11773c8640eSAjay Kumar Gupta #ifdef CONFIG_USB_OMAP3 11873c8640eSAjay Kumar Gupta 11973c8640eSAjay Kumar Gupta #ifdef CONFIG_MUSB_HCD 12073c8640eSAjay Kumar Gupta #define CONFIG_CMD_USB 12173c8640eSAjay Kumar Gupta 12273c8640eSAjay Kumar Gupta #define CONFIG_USB_STORAGE 12373c8640eSAjay Kumar Gupta #define CONGIG_CMD_STORAGE 12473c8640eSAjay Kumar Gupta #define CONFIG_CMD_FAT 12573c8640eSAjay Kumar Gupta 12673c8640eSAjay Kumar Gupta #ifdef CONFIG_USB_KEYBOARD 12773c8640eSAjay Kumar Gupta #define CONFIG_SYS_USB_EVENT_POLL 12873c8640eSAjay Kumar Gupta #define CONFIG_PREBOOT "usb start" 12973c8640eSAjay Kumar Gupta #endif /* CONFIG_USB_KEYBOARD */ 13073c8640eSAjay Kumar Gupta 13173c8640eSAjay Kumar Gupta #endif /* CONFIG_MUSB_HCD */ 13273c8640eSAjay Kumar Gupta 13373c8640eSAjay Kumar Gupta #ifdef CONFIG_MUSB_UDC 13473c8640eSAjay Kumar Gupta /* USB device configuration */ 13573c8640eSAjay Kumar Gupta #define CONFIG_USB_DEVICE 1 13673c8640eSAjay Kumar Gupta #define CONFIG_USB_TTY 1 13773c8640eSAjay Kumar Gupta #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 13873c8640eSAjay Kumar Gupta /* Change these to suit your needs */ 13973c8640eSAjay Kumar Gupta #define CONFIG_USBD_VENDORID 0x0451 14073c8640eSAjay Kumar Gupta #define CONFIG_USBD_PRODUCTID 0x5678 14173c8640eSAjay Kumar Gupta #define CONFIG_USBD_MANUFACTURER "Texas Instruments" 14273c8640eSAjay Kumar Gupta #define CONFIG_USBD_PRODUCT_NAME "EVM" 14373c8640eSAjay Kumar Gupta #endif /* CONFIG_MUSB_UDC */ 14473c8640eSAjay Kumar Gupta 14573c8640eSAjay Kumar Gupta #endif /* CONFIG_USB_OMAP3 */ 14673c8640eSAjay Kumar Gupta 147ad9bc8e5SDirk Behme /* commands to include */ 148ad9bc8e5SDirk Behme #include <config_cmd_default.h> 149ad9bc8e5SDirk Behme 150ad9bc8e5SDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 151ad9bc8e5SDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 152ad9bc8e5SDirk Behme #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 153ad9bc8e5SDirk Behme 154ad9bc8e5SDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 155ad9bc8e5SDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 156675e0eafSVaibhav Hiremath #define CONFIG_CMD_NAND /* NAND support */ 157ad9bc8e5SDirk Behme #define CONFIG_CMD_DHCP 158ad9bc8e5SDirk Behme #define CONFIG_CMD_PING 159ad9bc8e5SDirk Behme 160ad9bc8e5SDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 161ad9bc8e5SDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 162ad9bc8e5SDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 163ad9bc8e5SDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 164ad9bc8e5SDirk Behme 165ad9bc8e5SDirk Behme #define CONFIG_SYS_NO_FLASH 1660297ec7eSTom Rix #define CONFIG_HARD_I2C 1 167ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 168ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 169ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_BUS 0 170ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT 1 171ad9bc8e5SDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 172ad9bc8e5SDirk Behme 173ad9bc8e5SDirk Behme /* 174fccc0fcaSTom Rix * TWL4030 175fccc0fcaSTom Rix */ 176fccc0fcaSTom Rix #define CONFIG_TWL4030_POWER 1 177fccc0fcaSTom Rix 178fccc0fcaSTom Rix /* 179ad9bc8e5SDirk Behme * Board NAND Info. 180ad9bc8e5SDirk Behme */ 181ad9bc8e5SDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 182ad9bc8e5SDirk Behme /* to access nand */ 183ad9bc8e5SDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 184ad9bc8e5SDirk Behme /* to access */ 185ad9bc8e5SDirk Behme /* nand at CS0 */ 186ad9bc8e5SDirk Behme 187ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 188ad9bc8e5SDirk Behme /* NAND devices */ 189ad9bc8e5SDirk Behme #define CONFIG_JFFS2_NAND 190ad9bc8e5SDirk Behme /* nand device jffs2 lives on */ 191ad9bc8e5SDirk Behme #define CONFIG_JFFS2_DEV "nand0" 192ad9bc8e5SDirk Behme /* start of jffs2 partition */ 193ad9bc8e5SDirk Behme #define CONFIG_JFFS2_PART_OFFSET 0x680000 194ad9bc8e5SDirk Behme #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 195ad9bc8e5SDirk Behme 196ad9bc8e5SDirk Behme /* Environment information */ 197ad9bc8e5SDirk Behme #define CONFIG_BOOTDELAY 10 198ad9bc8e5SDirk Behme 199136cf92dSSanjeev Premi #define CONFIG_BOOTFILE uImage 200136cf92dSSanjeev Premi 201ad9bc8e5SDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 202ad9bc8e5SDirk Behme "loadaddr=0x82000000\0" \ 20373c8640eSAjay Kumar Gupta "usbtty=cdc_acm\0" \ 204ad9bc8e5SDirk Behme "console=ttyS2,115200n8\0" \ 205ad9bc8e5SDirk Behme "mmcargs=setenv bootargs console=${console} " \ 206ad9bc8e5SDirk Behme "root=/dev/mmcblk0p2 rw " \ 207ad9bc8e5SDirk Behme "rootfstype=ext3 rootwait\0" \ 208ad9bc8e5SDirk Behme "nandargs=setenv bootargs console=${console} " \ 209ad9bc8e5SDirk Behme "root=/dev/mtdblock4 rw " \ 210ad9bc8e5SDirk Behme "rootfstype=jffs2\0" \ 211ad9bc8e5SDirk Behme "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 212ad9bc8e5SDirk Behme "bootscript=echo Running bootscript from mmc ...; " \ 21374de7aefSWolfgang Denk "source ${loadaddr}\0" \ 214ad9bc8e5SDirk Behme "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 215ad9bc8e5SDirk Behme "mmcboot=echo Booting from mmc ...; " \ 216ad9bc8e5SDirk Behme "run mmcargs; " \ 217ad9bc8e5SDirk Behme "bootm ${loadaddr}\0" \ 218ad9bc8e5SDirk Behme "nandboot=echo Booting from nand ...; " \ 219ad9bc8e5SDirk Behme "run nandargs; " \ 220ad9bc8e5SDirk Behme "onenand read ${loadaddr} 280000 400000; " \ 221ad9bc8e5SDirk Behme "bootm ${loadaddr}\0" \ 222ad9bc8e5SDirk Behme 223ad9bc8e5SDirk Behme #define CONFIG_BOOTCOMMAND \ 224ad9bc8e5SDirk Behme "if mmc init; then " \ 225ad9bc8e5SDirk Behme "if run loadbootscript; then " \ 226ad9bc8e5SDirk Behme "run bootscript; " \ 227ad9bc8e5SDirk Behme "else " \ 228ad9bc8e5SDirk Behme "if run loaduimage; then " \ 229ad9bc8e5SDirk Behme "run mmcboot; " \ 230ad9bc8e5SDirk Behme "else run nandboot; " \ 231ad9bc8e5SDirk Behme "fi; " \ 232ad9bc8e5SDirk Behme "fi; " \ 233ad9bc8e5SDirk Behme "else run nandboot; fi" 234ad9bc8e5SDirk Behme 235ad9bc8e5SDirk Behme #define CONFIG_AUTO_COMPLETE 1 236ad9bc8e5SDirk Behme /* 237ad9bc8e5SDirk Behme * Miscellaneous configurable options 238ad9bc8e5SDirk Behme */ 239ad9bc8e5SDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 240ad9bc8e5SDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 241ad9bc8e5SDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 2421270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT "OMAP3_EVM # " 243ad9bc8e5SDirk Behme #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 244ad9bc8e5SDirk Behme /* Print Buffer Size */ 245ad9bc8e5SDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 246ad9bc8e5SDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 247ad9bc8e5SDirk Behme #define CONFIG_SYS_MAXARGS 16 /* max number of command */ 248ad9bc8e5SDirk Behme /* args */ 249ad9bc8e5SDirk Behme /* Boot Argument Buffer Size */ 250ad9bc8e5SDirk Behme #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 251ad9bc8e5SDirk Behme /* memtest works on */ 252ad9bc8e5SDirk Behme #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 253ad9bc8e5SDirk Behme #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 254ad9bc8e5SDirk Behme 0x01F00000) /* 31MB */ 255ad9bc8e5SDirk Behme 256ad9bc8e5SDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 257ad9bc8e5SDirk Behme /* address */ 258ad9bc8e5SDirk Behme 259ad9bc8e5SDirk Behme /* 260d3a513c2SManikandan Pillai * OMAP3 has 12 GP timers, they can be driven by the system clock 261d3a513c2SManikandan Pillai * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 262d3a513c2SManikandan Pillai * This rate is divided by a local divisor. 263ad9bc8e5SDirk Behme */ 264ad9bc8e5SDirk Behme #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 265d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 266d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ 1000 267ad9bc8e5SDirk Behme 268ad9bc8e5SDirk Behme /*----------------------------------------------------------------------- 269ad9bc8e5SDirk Behme * Stack sizes 270ad9bc8e5SDirk Behme * 271ad9bc8e5SDirk Behme * The stack sizes are set up in start.S using the settings below 272ad9bc8e5SDirk Behme */ 2739c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */ 274ad9bc8e5SDirk Behme #ifdef CONFIG_USE_IRQ 2759c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */ 2769c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */ 277ad9bc8e5SDirk Behme #endif 278ad9bc8e5SDirk Behme 279ad9bc8e5SDirk Behme /*----------------------------------------------------------------------- 280ad9bc8e5SDirk Behme * Physical Memory Map 281ad9bc8e5SDirk Behme */ 282ad9bc8e5SDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 283ad9bc8e5SDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 2849c44ddccSSandeep Paulraj #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */ 285ad9bc8e5SDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 286ad9bc8e5SDirk Behme 287ad9bc8e5SDirk Behme /* SDRAM Bank Allocation method */ 288ad9bc8e5SDirk Behme #define SDRC_R_B_C 1 289ad9bc8e5SDirk Behme 290ad9bc8e5SDirk Behme /*----------------------------------------------------------------------- 291ad9bc8e5SDirk Behme * FLASH and environment organization 292ad9bc8e5SDirk Behme */ 293ad9bc8e5SDirk Behme 294ad9bc8e5SDirk Behme /* **** PISMO SUPPORT *** */ 295ad9bc8e5SDirk Behme 296ad9bc8e5SDirk Behme /* Configure the PISMO */ 297ad9bc8e5SDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 298ad9bc8e5SDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 299ad9bc8e5SDirk Behme 300ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */ 301ad9bc8e5SDirk Behme /* on one chip */ 302ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 3039c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 304ad9bc8e5SDirk Behme 305ad9bc8e5SDirk Behme #define CONFIG_SYS_FLASH_BASE boot_flash_base 306ad9bc8e5SDirk Behme 307ad9bc8e5SDirk Behme /* Monitor at start of flash */ 308ad9bc8e5SDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 309ad9bc8e5SDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 310ad9bc8e5SDirk Behme 311675e0eafSVaibhav Hiremath #if defined(CONFIG_CMD_NAND) 312675e0eafSVaibhav Hiremath #define CONFIG_NAND_OMAP_GPMC 313675e0eafSVaibhav Hiremath #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 314675e0eafSVaibhav Hiremath #define CONFIG_ENV_IS_IN_NAND 315675e0eafSVaibhav Hiremath #elif defined(CONFIG_CMD_ONENAND) 316ad9bc8e5SDirk Behme #define CONFIG_ENV_IS_IN_ONENAND 1 317675e0eafSVaibhav Hiremath #endif 318ad9bc8e5SDirk Behme #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */ 319ad9bc8e5SDirk Behme #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 320ad9bc8e5SDirk Behme 321ad9bc8e5SDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec 322ad9bc8e5SDirk Behme #define CONFIG_ENV_OFFSET boot_flash_off 323ad9bc8e5SDirk Behme #define CONFIG_ENV_ADDR boot_flash_env_addr 324ad9bc8e5SDirk Behme 325ad9bc8e5SDirk Behme /*----------------------------------------------------------------------- 326ad9bc8e5SDirk Behme * CFI FLASH driver setup 327ad9bc8e5SDirk Behme */ 328ad9bc8e5SDirk Behme /* timeout values are in ticks */ 329ad9bc8e5SDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 330ad9bc8e5SDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 331ad9bc8e5SDirk Behme 332ad9bc8e5SDirk Behme /* Flash banks JFFS2 should use */ 333ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 334ad9bc8e5SDirk Behme CONFIG_SYS_MAX_NAND_DEVICE) 335ad9bc8e5SDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND 336ad9bc8e5SDirk Behme /* use flash_info[2] */ 337ad9bc8e5SDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 338ad9bc8e5SDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS 1 339ad9bc8e5SDirk Behme 340ad9bc8e5SDirk Behme #ifndef __ASSEMBLY__ 341ad9bc8e5SDirk Behme extern unsigned int boot_flash_base; 342ad9bc8e5SDirk Behme extern volatile unsigned int boot_flash_env_addr; 343ad9bc8e5SDirk Behme extern unsigned int boot_flash_off; 344ad9bc8e5SDirk Behme extern unsigned int boot_flash_sec; 345ad9bc8e5SDirk Behme extern unsigned int boot_flash_type; 346ad9bc8e5SDirk Behme #endif 347ad9bc8e5SDirk Behme 348ad9bc8e5SDirk Behme /*---------------------------------------------------------------------------- 349ad9bc8e5SDirk Behme * SMSC9115 Ethernet from SMSC9118 family 350ad9bc8e5SDirk Behme *---------------------------------------------------------------------------- 351ad9bc8e5SDirk Behme */ 352ad9bc8e5SDirk Behme #if defined(CONFIG_CMD_NET) 353ad9bc8e5SDirk Behme 354736fead8SBen Warren #define CONFIG_NET_MULTI 355736fead8SBen Warren #define CONFIG_SMC911X 356736fead8SBen Warren #define CONFIG_SMC911X_32_BIT 357736fead8SBen Warren #define CONFIG_SMC911X_BASE 0x2C000000 358ad9bc8e5SDirk Behme 359ad9bc8e5SDirk Behme #endif /* (CONFIG_CMD_NET) */ 360ad9bc8e5SDirk Behme 361ad9bc8e5SDirk Behme /* 362ad9bc8e5SDirk Behme * BOOTP fields 363ad9bc8e5SDirk Behme */ 364ad9bc8e5SDirk Behme 365ad9bc8e5SDirk Behme #define CONFIG_BOOTP_SUBNETMASK 0x00000001 366ad9bc8e5SDirk Behme #define CONFIG_BOOTP_GATEWAY 0x00000002 367ad9bc8e5SDirk Behme #define CONFIG_BOOTP_HOSTNAME 0x00000004 368ad9bc8e5SDirk Behme #define CONFIG_BOOTP_BOOTPATH 0x00000010 369ad9bc8e5SDirk Behme 370ad9bc8e5SDirk Behme #endif /* __CONFIG_H */ 371