1*ad9bc8e5SDirk Behme /* 2*ad9bc8e5SDirk Behme * (C) Copyright 2006-2008 3*ad9bc8e5SDirk Behme * Texas Instruments. 4*ad9bc8e5SDirk Behme * Author : 5*ad9bc8e5SDirk Behme * Manikandan Pillai <mani.pillai@ti.com> 6*ad9bc8e5SDirk Behme * Derived from Beagle Board and 3430 SDP code by 7*ad9bc8e5SDirk Behme * Richard Woodruff <r-woodruff2@ti.com> 8*ad9bc8e5SDirk Behme * Syed Mohammed Khasim <khasim@ti.com> 9*ad9bc8e5SDirk Behme * 10*ad9bc8e5SDirk Behme * Manikandan Pillai <mani.pillai@ti.com> 11*ad9bc8e5SDirk Behme * 12*ad9bc8e5SDirk Behme * Configuration settings for the TI OMAP3 EVM board. 13*ad9bc8e5SDirk Behme * 14*ad9bc8e5SDirk Behme * See file CREDITS for list of people who contributed to this 15*ad9bc8e5SDirk Behme * project. 16*ad9bc8e5SDirk Behme * 17*ad9bc8e5SDirk Behme * This program is free software; you can redistribute it and/or 18*ad9bc8e5SDirk Behme * modify it under the terms of the GNU General Public License as 19*ad9bc8e5SDirk Behme * published by the Free Software Foundation; either version 2 of 20*ad9bc8e5SDirk Behme * the License, or (at your option) any later version. 21*ad9bc8e5SDirk Behme * 22*ad9bc8e5SDirk Behme * This program is distributed in the hope that it will be useful, 23*ad9bc8e5SDirk Behme * but WITHOUT ANY WARRANTY; without even the implied warranty of 24*ad9bc8e5SDirk Behme * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 25*ad9bc8e5SDirk Behme * GNU General Public License for more details. 26*ad9bc8e5SDirk Behme * 27*ad9bc8e5SDirk Behme * You should have received a copy of the GNU General Public License 28*ad9bc8e5SDirk Behme * along with this program; if not, write to the Free Software 29*ad9bc8e5SDirk Behme * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 30*ad9bc8e5SDirk Behme * MA 02111-1307 USA 31*ad9bc8e5SDirk Behme */ 32*ad9bc8e5SDirk Behme 33*ad9bc8e5SDirk Behme #ifndef __CONFIG_H 34*ad9bc8e5SDirk Behme #define __CONFIG_H 35*ad9bc8e5SDirk Behme #include <asm/sizes.h> 36*ad9bc8e5SDirk Behme 37*ad9bc8e5SDirk Behme /* 38*ad9bc8e5SDirk Behme * High Level Configuration Options 39*ad9bc8e5SDirk Behme */ 40*ad9bc8e5SDirk Behme #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */ 41*ad9bc8e5SDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 42*ad9bc8e5SDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 43*ad9bc8e5SDirk Behme #define CONFIG_OMAP3430 1 /* which is in a 3430 */ 44*ad9bc8e5SDirk Behme #define CONFIG_OMAP3_EVM 1 /* working with EVM */ 45*ad9bc8e5SDirk Behme 46*ad9bc8e5SDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 47*ad9bc8e5SDirk Behme #include <asm/arch/omap3.h> 48*ad9bc8e5SDirk Behme 49*ad9bc8e5SDirk Behme /* Clock Defines */ 50*ad9bc8e5SDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 51*ad9bc8e5SDirk Behme #define V_SCLK (V_OSCK >> 1) 52*ad9bc8e5SDirk Behme 53*ad9bc8e5SDirk Behme #undef CONFIG_USE_IRQ /* no support for IRQs */ 54*ad9bc8e5SDirk Behme #define CONFIG_MISC_INIT_R 55*ad9bc8e5SDirk Behme 56*ad9bc8e5SDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 57*ad9bc8e5SDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 58*ad9bc8e5SDirk Behme #define CONFIG_INITRD_TAG 1 59*ad9bc8e5SDirk Behme #define CONFIG_REVISION_TAG 1 60*ad9bc8e5SDirk Behme 61*ad9bc8e5SDirk Behme /* 62*ad9bc8e5SDirk Behme * Size of malloc() pool 63*ad9bc8e5SDirk Behme */ 64*ad9bc8e5SDirk Behme #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */ 65*ad9bc8e5SDirk Behme /* Sector */ 66*ad9bc8e5SDirk Behme #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K) 67*ad9bc8e5SDirk Behme #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */ 68*ad9bc8e5SDirk Behme /* initial data */ 69*ad9bc8e5SDirk Behme 70*ad9bc8e5SDirk Behme /* 71*ad9bc8e5SDirk Behme * Hardware drivers 72*ad9bc8e5SDirk Behme */ 73*ad9bc8e5SDirk Behme 74*ad9bc8e5SDirk Behme /* 75*ad9bc8e5SDirk Behme * NS16550 Configuration 76*ad9bc8e5SDirk Behme */ 77*ad9bc8e5SDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 78*ad9bc8e5SDirk Behme 79*ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550 80*ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_SERIAL 81*ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 82*ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 83*ad9bc8e5SDirk Behme 84*ad9bc8e5SDirk Behme /* 85*ad9bc8e5SDirk Behme * select serial console configuration 86*ad9bc8e5SDirk Behme */ 87*ad9bc8e5SDirk Behme #define CONFIG_CONS_INDEX 1 88*ad9bc8e5SDirk Behme #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1 89*ad9bc8e5SDirk Behme #define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */ 90*ad9bc8e5SDirk Behme 91*ad9bc8e5SDirk Behme /* allow to overwrite serial and ethaddr */ 92*ad9bc8e5SDirk Behme #define CONFIG_ENV_OVERWRITE 93*ad9bc8e5SDirk Behme #define CONFIG_BAUDRATE 115200 94*ad9bc8e5SDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 95*ad9bc8e5SDirk Behme 115200} 96*ad9bc8e5SDirk Behme #define CONFIG_MMC 1 97*ad9bc8e5SDirk Behme #define CONFIG_OMAP3_MMC 1 98*ad9bc8e5SDirk Behme #define CONFIG_DOS_PARTITION 1 99*ad9bc8e5SDirk Behme 100*ad9bc8e5SDirk Behme /* commands to include */ 101*ad9bc8e5SDirk Behme #include <config_cmd_default.h> 102*ad9bc8e5SDirk Behme 103*ad9bc8e5SDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 104*ad9bc8e5SDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 105*ad9bc8e5SDirk Behme #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 106*ad9bc8e5SDirk Behme 107*ad9bc8e5SDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 108*ad9bc8e5SDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 109*ad9bc8e5SDirk Behme #define CONFIG_CMD_ONENAND /* ONENAND support */ 110*ad9bc8e5SDirk Behme #define CONFIG_CMD_DHCP 111*ad9bc8e5SDirk Behme #define CONFIG_CMD_PING 112*ad9bc8e5SDirk Behme 113*ad9bc8e5SDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 114*ad9bc8e5SDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 115*ad9bc8e5SDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 116*ad9bc8e5SDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 117*ad9bc8e5SDirk Behme 118*ad9bc8e5SDirk Behme #define CONFIG_SYS_NO_FLASH 119*ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 120*ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 121*ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_BUS 0 122*ad9bc8e5SDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT 1 123*ad9bc8e5SDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 124*ad9bc8e5SDirk Behme 125*ad9bc8e5SDirk Behme /* 126*ad9bc8e5SDirk Behme * Board NAND Info. 127*ad9bc8e5SDirk Behme */ 128*ad9bc8e5SDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 129*ad9bc8e5SDirk Behme /* to access nand */ 130*ad9bc8e5SDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 131*ad9bc8e5SDirk Behme /* to access */ 132*ad9bc8e5SDirk Behme /* nand at CS0 */ 133*ad9bc8e5SDirk Behme 134*ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 135*ad9bc8e5SDirk Behme /* NAND devices */ 136*ad9bc8e5SDirk Behme #define SECTORSIZE 512 137*ad9bc8e5SDirk Behme 138*ad9bc8e5SDirk Behme #define NAND_ALLOW_ERASE_ALL 139*ad9bc8e5SDirk Behme #define ADDR_COLUMN 1 140*ad9bc8e5SDirk Behme #define ADDR_PAGE 2 141*ad9bc8e5SDirk Behme #define ADDR_COLUMN_PAGE 3 142*ad9bc8e5SDirk Behme 143*ad9bc8e5SDirk Behme #define NAND_ChipID_UNKNOWN 0x00 144*ad9bc8e5SDirk Behme #define NAND_MAX_FLOORS 1 145*ad9bc8e5SDirk Behme #define NAND_MAX_CHIPS 1 146*ad9bc8e5SDirk Behme #define NAND_NO_RB 1 147*ad9bc8e5SDirk Behme #define CONFIG_SYS_NAND_WP 148*ad9bc8e5SDirk Behme 149*ad9bc8e5SDirk Behme #define CONFIG_JFFS2_NAND 150*ad9bc8e5SDirk Behme /* nand device jffs2 lives on */ 151*ad9bc8e5SDirk Behme #define CONFIG_JFFS2_DEV "nand0" 152*ad9bc8e5SDirk Behme /* start of jffs2 partition */ 153*ad9bc8e5SDirk Behme #define CONFIG_JFFS2_PART_OFFSET 0x680000 154*ad9bc8e5SDirk Behme #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 155*ad9bc8e5SDirk Behme 156*ad9bc8e5SDirk Behme /* Environment information */ 157*ad9bc8e5SDirk Behme #define CONFIG_BOOTDELAY 10 158*ad9bc8e5SDirk Behme 159*ad9bc8e5SDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 160*ad9bc8e5SDirk Behme "loadaddr=0x82000000\0" \ 161*ad9bc8e5SDirk Behme "console=ttyS2,115200n8\0" \ 162*ad9bc8e5SDirk Behme "mmcargs=setenv bootargs console=${console} " \ 163*ad9bc8e5SDirk Behme "root=/dev/mmcblk0p2 rw " \ 164*ad9bc8e5SDirk Behme "rootfstype=ext3 rootwait\0" \ 165*ad9bc8e5SDirk Behme "nandargs=setenv bootargs console=${console} " \ 166*ad9bc8e5SDirk Behme "root=/dev/mtdblock4 rw " \ 167*ad9bc8e5SDirk Behme "rootfstype=jffs2\0" \ 168*ad9bc8e5SDirk Behme "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 169*ad9bc8e5SDirk Behme "bootscript=echo Running bootscript from mmc ...; " \ 170*ad9bc8e5SDirk Behme "autoscr ${loadaddr}\0" \ 171*ad9bc8e5SDirk Behme "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 172*ad9bc8e5SDirk Behme "mmcboot=echo Booting from mmc ...; " \ 173*ad9bc8e5SDirk Behme "run mmcargs; " \ 174*ad9bc8e5SDirk Behme "bootm ${loadaddr}\0" \ 175*ad9bc8e5SDirk Behme "nandboot=echo Booting from nand ...; " \ 176*ad9bc8e5SDirk Behme "run nandargs; " \ 177*ad9bc8e5SDirk Behme "onenand read ${loadaddr} 280000 400000; " \ 178*ad9bc8e5SDirk Behme "bootm ${loadaddr}\0" \ 179*ad9bc8e5SDirk Behme 180*ad9bc8e5SDirk Behme #define CONFIG_BOOTCOMMAND \ 181*ad9bc8e5SDirk Behme "if mmcinit; then " \ 182*ad9bc8e5SDirk Behme "if run loadbootscript; then " \ 183*ad9bc8e5SDirk Behme "run bootscript; " \ 184*ad9bc8e5SDirk Behme "else " \ 185*ad9bc8e5SDirk Behme "if run loaduimage; then " \ 186*ad9bc8e5SDirk Behme "run mmcboot; " \ 187*ad9bc8e5SDirk Behme "else run nandboot; " \ 188*ad9bc8e5SDirk Behme "fi; " \ 189*ad9bc8e5SDirk Behme "fi; " \ 190*ad9bc8e5SDirk Behme "else run nandboot; fi" 191*ad9bc8e5SDirk Behme 192*ad9bc8e5SDirk Behme #define CONFIG_AUTO_COMPLETE 1 193*ad9bc8e5SDirk Behme /* 194*ad9bc8e5SDirk Behme * Miscellaneous configurable options 195*ad9bc8e5SDirk Behme */ 196*ad9bc8e5SDirk Behme #define V_PROMPT "OMAP3_EVM # " 197*ad9bc8e5SDirk Behme 198*ad9bc8e5SDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 199*ad9bc8e5SDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 200*ad9bc8e5SDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 201*ad9bc8e5SDirk Behme #define CONFIG_SYS_PROMPT V_PROMPT 202*ad9bc8e5SDirk Behme #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 203*ad9bc8e5SDirk Behme /* Print Buffer Size */ 204*ad9bc8e5SDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 205*ad9bc8e5SDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 206*ad9bc8e5SDirk Behme #define CONFIG_SYS_MAXARGS 16 /* max number of command */ 207*ad9bc8e5SDirk Behme /* args */ 208*ad9bc8e5SDirk Behme /* Boot Argument Buffer Size */ 209*ad9bc8e5SDirk Behme #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 210*ad9bc8e5SDirk Behme /* memtest works on */ 211*ad9bc8e5SDirk Behme #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 212*ad9bc8e5SDirk Behme #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 213*ad9bc8e5SDirk Behme 0x01F00000) /* 31MB */ 214*ad9bc8e5SDirk Behme 215*ad9bc8e5SDirk Behme #undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, */ 216*ad9bc8e5SDirk Behme /* in Hz */ 217*ad9bc8e5SDirk Behme 218*ad9bc8e5SDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 219*ad9bc8e5SDirk Behme /* address */ 220*ad9bc8e5SDirk Behme 221*ad9bc8e5SDirk Behme /* 222*ad9bc8e5SDirk Behme * 2430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by 223*ad9bc8e5SDirk Behme * 32KHz clk, or from external sig. This rate is divided by a local divisor. 224*ad9bc8e5SDirk Behme */ 225*ad9bc8e5SDirk Behme #define V_PVT 7 226*ad9bc8e5SDirk Behme 227*ad9bc8e5SDirk Behme #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 228*ad9bc8e5SDirk Behme #define CONFIG_SYS_PVT V_PVT /* 2^(pvt+1) */ 229*ad9bc8e5SDirk Behme #define CONFIG_SYS_HZ ((V_SCLK) / (2 << CONFIG_SYS_PVT)) 230*ad9bc8e5SDirk Behme 231*ad9bc8e5SDirk Behme /*----------------------------------------------------------------------- 232*ad9bc8e5SDirk Behme * Stack sizes 233*ad9bc8e5SDirk Behme * 234*ad9bc8e5SDirk Behme * The stack sizes are set up in start.S using the settings below 235*ad9bc8e5SDirk Behme */ 236*ad9bc8e5SDirk Behme #define CONFIG_STACKSIZE SZ_128K /* regular stack */ 237*ad9bc8e5SDirk Behme #ifdef CONFIG_USE_IRQ 238*ad9bc8e5SDirk Behme #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */ 239*ad9bc8e5SDirk Behme #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */ 240*ad9bc8e5SDirk Behme #endif 241*ad9bc8e5SDirk Behme 242*ad9bc8e5SDirk Behme /*----------------------------------------------------------------------- 243*ad9bc8e5SDirk Behme * Physical Memory Map 244*ad9bc8e5SDirk Behme */ 245*ad9bc8e5SDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 246*ad9bc8e5SDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 247*ad9bc8e5SDirk Behme #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */ 248*ad9bc8e5SDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 249*ad9bc8e5SDirk Behme 250*ad9bc8e5SDirk Behme /* SDRAM Bank Allocation method */ 251*ad9bc8e5SDirk Behme #define SDRC_R_B_C 1 252*ad9bc8e5SDirk Behme 253*ad9bc8e5SDirk Behme /*----------------------------------------------------------------------- 254*ad9bc8e5SDirk Behme * FLASH and environment organization 255*ad9bc8e5SDirk Behme */ 256*ad9bc8e5SDirk Behme 257*ad9bc8e5SDirk Behme /* **** PISMO SUPPORT *** */ 258*ad9bc8e5SDirk Behme 259*ad9bc8e5SDirk Behme /* Configure the PISMO */ 260*ad9bc8e5SDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 261*ad9bc8e5SDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 262*ad9bc8e5SDirk Behme 263*ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */ 264*ad9bc8e5SDirk Behme /* on one chip */ 265*ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 266*ad9bc8e5SDirk Behme #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */ 267*ad9bc8e5SDirk Behme 268*ad9bc8e5SDirk Behme #define CONFIG_SYS_FLASH_BASE boot_flash_base 269*ad9bc8e5SDirk Behme 270*ad9bc8e5SDirk Behme /* Monitor at start of flash */ 271*ad9bc8e5SDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 272*ad9bc8e5SDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 273*ad9bc8e5SDirk Behme 274*ad9bc8e5SDirk Behme #define CONFIG_ENV_IS_IN_ONENAND 1 275*ad9bc8e5SDirk Behme #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */ 276*ad9bc8e5SDirk Behme #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 277*ad9bc8e5SDirk Behme 278*ad9bc8e5SDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec 279*ad9bc8e5SDirk Behme #define CONFIG_ENV_OFFSET boot_flash_off 280*ad9bc8e5SDirk Behme #define CONFIG_ENV_ADDR boot_flash_env_addr 281*ad9bc8e5SDirk Behme 282*ad9bc8e5SDirk Behme /*----------------------------------------------------------------------- 283*ad9bc8e5SDirk Behme * CFI FLASH driver setup 284*ad9bc8e5SDirk Behme */ 285*ad9bc8e5SDirk Behme /* timeout values are in ticks */ 286*ad9bc8e5SDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 287*ad9bc8e5SDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 288*ad9bc8e5SDirk Behme 289*ad9bc8e5SDirk Behme /* Flash banks JFFS2 should use */ 290*ad9bc8e5SDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 291*ad9bc8e5SDirk Behme CONFIG_SYS_MAX_NAND_DEVICE) 292*ad9bc8e5SDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND 293*ad9bc8e5SDirk Behme /* use flash_info[2] */ 294*ad9bc8e5SDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 295*ad9bc8e5SDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS 1 296*ad9bc8e5SDirk Behme 297*ad9bc8e5SDirk Behme #ifndef __ASSEMBLY__ 298*ad9bc8e5SDirk Behme extern gpmc_csx_t *nand_cs_base; 299*ad9bc8e5SDirk Behme extern gpmc_t *gpmc_cfg_base; 300*ad9bc8e5SDirk Behme extern unsigned int boot_flash_base; 301*ad9bc8e5SDirk Behme extern volatile unsigned int boot_flash_env_addr; 302*ad9bc8e5SDirk Behme extern unsigned int boot_flash_off; 303*ad9bc8e5SDirk Behme extern unsigned int boot_flash_sec; 304*ad9bc8e5SDirk Behme extern unsigned int boot_flash_type; 305*ad9bc8e5SDirk Behme #endif 306*ad9bc8e5SDirk Behme 307*ad9bc8e5SDirk Behme 308*ad9bc8e5SDirk Behme #define WRITE_NAND_COMMAND(d, adr)\ 309*ad9bc8e5SDirk Behme writel(d, &nand_cs_base->nand_cmd) 310*ad9bc8e5SDirk Behme #define WRITE_NAND_ADDRESS(d, adr)\ 311*ad9bc8e5SDirk Behme writel(d, &nand_cs_base->nand_adr) 312*ad9bc8e5SDirk Behme #define WRITE_NAND(d, adr) writew(d, &nand_cs_base->nand_dat) 313*ad9bc8e5SDirk Behme #define READ_NAND(adr) readl(&nand_cs_base->nand_dat) 314*ad9bc8e5SDirk Behme 315*ad9bc8e5SDirk Behme /* Other NAND Access APIs */ 316*ad9bc8e5SDirk Behme #define NAND_WP_OFF() do {readl(&gpmc_cfg_base->config) |= GPMC_CONFIG_WP; } \ 317*ad9bc8e5SDirk Behme while (0) 318*ad9bc8e5SDirk Behme #define NAND_WP_ON() do {readl(&gpmc_cfg_base->config) &= ~GPMC_CONFIG_WP; } \ 319*ad9bc8e5SDirk Behme while (0) 320*ad9bc8e5SDirk Behme #define NAND_DISABLE_CE(nand) 321*ad9bc8e5SDirk Behme #define NAND_ENABLE_CE(nand) 322*ad9bc8e5SDirk Behme #define NAND_WAIT_READY(nand) udelay(10) 323*ad9bc8e5SDirk Behme 324*ad9bc8e5SDirk Behme /*---------------------------------------------------------------------------- 325*ad9bc8e5SDirk Behme * SMSC9115 Ethernet from SMSC9118 family 326*ad9bc8e5SDirk Behme *---------------------------------------------------------------------------- 327*ad9bc8e5SDirk Behme */ 328*ad9bc8e5SDirk Behme #if defined(CONFIG_CMD_NET) 329*ad9bc8e5SDirk Behme 330*ad9bc8e5SDirk Behme #define CONFIG_DRIVER_SMC911X 331*ad9bc8e5SDirk Behme #define CONFIG_DRIVER_SMC911X_32_BIT 332*ad9bc8e5SDirk Behme #define CONFIG_DRIVER_SMC911X_BASE 0x2C000000 333*ad9bc8e5SDirk Behme 334*ad9bc8e5SDirk Behme #endif /* (CONFIG_CMD_NET) */ 335*ad9bc8e5SDirk Behme 336*ad9bc8e5SDirk Behme /* 337*ad9bc8e5SDirk Behme * BOOTP fields 338*ad9bc8e5SDirk Behme */ 339*ad9bc8e5SDirk Behme 340*ad9bc8e5SDirk Behme #define CONFIG_BOOTP_SUBNETMASK 0x00000001 341*ad9bc8e5SDirk Behme #define CONFIG_BOOTP_GATEWAY 0x00000002 342*ad9bc8e5SDirk Behme #define CONFIG_BOOTP_HOSTNAME 0x00000004 343*ad9bc8e5SDirk Behme #define CONFIG_BOOTP_BOOTPATH 0x00000010 344*ad9bc8e5SDirk Behme 345*ad9bc8e5SDirk Behme #endif /* __CONFIG_H */ 346